电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP2G240DC

产品描述Low-power dual inverting buffer/line driver; 3-state
产品类别逻辑    逻辑   
文件大小90KB,共20页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP2G240DC概述

Low-power dual inverting buffer/line driver; 3-state

74AUP2G240DC规格参数

参数名称属性值
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码TSSOP
包装说明VSSOP,
针数8
Reach Compliance Codecompli
系列AUP/ULP/V
JESD-30 代码R-PDSO-G8
长度2.3 mm
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数1
功能数量2
端口数量2
端子数量8
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性INVERTED
封装主体材料PLASTIC/EPOXY
封装代码VSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)26.8 ns
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)0.8 V
标称供电电压 (Vsup)1.1 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度2 mm

文档预览

下载PDF文档
74AUP2G240
Low-power dual inverting buffer/line driver; 3-state
Rev. 04 — 30 June 2009
Product data sheet
1. General description
The 74AUP2G240 provides the dual inverting buffer/line driver with 3-state output. The
3-state output is controlled by the output enable input (nOE). A HIGH level at pin nOE
causes the output to assume a high-impedance OFF-state.
Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial Power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
This device has the input-disable feature, which allows floating input signals. The inputs
are disabled when the output enable input nOE is HIGH.
2. Features
I
Wide supply voltage range from 0.8 V to 3.6 V
I
High noise immunity
I
Complies with JEDEC standards:
N
JESD8-12 (0.8 V to 1.3 V)
N
JESD8-11 (0.9 V to 1.65 V)
N
JESD8-7 (1.2 V to 1.95 V)
N
JESD8-5 (1.8 V to 2.7 V)
N
JESD8-B (2.7 V to 3.6 V)
I
ESD protection:
N
HBM JESD22-A114E Class 3A exceeds 5000 V
N
MM JESD22-A115-A exceeds 200 V
N
CDM JESD22-C101C exceeds 1000 V
I
Low static power consumption; I
CC
= 0.9
µA
(maximum)
I
Latch-up performance exceeds 100 mA per JESD78 Class II
I
Inputs accept voltages up to 3.6 V
I
Low-noise overshoot and undershoot < 10 % of V
CC
I
Input-disable feature allows floating input conditions
I
I
OFF
circuitry provides partial Power-down mode operation
I
Multiple package options
I
Specified from
−40 °C
to +85
°C
and
−40 °C
to +125
°C

74AUP2G240DC相似产品对比

74AUP2G240DC 74AUP2G240 74AUP2G240GM 74AUP2G240GD 74AUP2G240GT
描述 Low-power dual inverting buffer/line driver; 3-state Low-power dual inverting buffer/line driver; 3-state Low-power dual inverting buffer/line driver; 3-state Low-power dual inverting buffer/line driver; 3-state Low-power dual inverting buffer/line driver; 3-state
是否Rohs认证 符合 - 符合 - 符合
厂商名称 NXP(恩智浦) - NXP(恩智浦) - NXP(恩智浦)
零件包装代码 TSSOP - QFN - SON
包装说明 VSSOP, - VBCC, - VSON,
针数 8 - 8 - 8
Reach Compliance Code compli - compliant - compli
系列 AUP/ULP/V - AUP/ULP/V - AUP/ULP/V
JESD-30 代码 R-PDSO-G8 - S-PBCC-B8 - R-PDSO-N8
长度 2.3 mm - 1.6 mm - 1.95 mm
逻辑集成电路类型 BUS DRIVER - BUS DRIVER - BUS DRIVER
湿度敏感等级 1 - 1 - 1
位数 1 - 1 - 1
功能数量 2 - 2 - 2
端口数量 2 - 2 - 2
端子数量 8 - 8 - 8
最高工作温度 125 °C - 125 °C - 125 °C
最低工作温度 -40 °C - -40 °C - -40 °C
输出特性 3-STATE - 3-STATE - 3-STATE
输出极性 INVERTED - INVERTED - INVERTED
封装主体材料 PLASTIC/EPOXY - PLASTIC/EPOXY - PLASTIC/EPOXY
封装代码 VSSOP - VBCC - VSON
封装形状 RECTANGULAR - SQUARE - RECTANGULAR
封装形式 SMALL OUTLINE, VERY THIN PROFILE, SHRINK PITCH - CHIP CARRIER, VERY THIN PROFILE - SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 - 260 - 260
传播延迟(tpd) 26.8 ns - 26.8 ns - 26.8 ns
认证状态 Not Qualified - Not Qualified - Not Qualified
座面最大高度 1 mm - 0.5 mm - 0.5 mm
最大供电电压 (Vsup) 3.6 V - 3.6 V - 3.6 V
最小供电电压 (Vsup) 0.8 V - 0.8 V - 0.8 V
标称供电电压 (Vsup) 1.1 V - 1.1 V - 1.1 V
表面贴装 YES - YES - YES
技术 CMOS - CMOS - CMOS
温度等级 AUTOMOTIVE - AUTOMOTIVE - AUTOMOTIVE
端子形式 GULL WING - BUTT - NO LEAD
端子节距 0.5 mm - 0.5 mm - 0.5 mm
端子位置 DUAL - BOTTOM - DUAL
处于峰值回流温度下的最长时间 30 - 30 - 30
宽度 2 mm - 1.6 mm - 1 mm

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 872  2611  1034  1308  22  39  45  38  19  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved