电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161Z18DGD-150IT

产品描述ZBT SRAM, 1MX18, 7.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165
产品类别存储    存储   
文件大小546KB,共40页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161Z18DGD-150IT概述

ZBT SRAM, 1MX18, 7.5ns, CMOS, PBGA165, ROHS COMPLIANT, FPBGA-165

GS8161Z18DGD-150IT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间7.5 ns
其他特性FLOW THROUGH OR PIPELINED ARCHITECTURE, ALSO OPERATES AT 3.3V
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm

文档预览

下载PDF文档
GS8161Z18D(GT/D)/GS8161Z32D(D)/GS8161Z36D(GT/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
400 MHz–150 MHz
1.8 V, 2.5 V, or 3.3 V V
DD
1.8 V, 2.5 V, or 3.3 V I/O
Features
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V, 2.5 V, or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, 36Mb, 72Mb and
144Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 165-bump BGA package
• RoHS-compliant 100-pin TQFP and 165-bump BGA
packages available
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18D(GT/D)/GS8161Z32D(D)/
GS8161Z36D(GT/D) may be configured by the user to operate
in Pipeline or Flow Through mode. Operating as a pipelined
synchronous device, in addition to the rising-edge-triggered
registers that capture input signals, the device incorporates a
rising-edge-triggered output register. For read cycles, pipelined
SRAM output data is temporarily stored by the edge triggered
output register during the access cycle and then released to the
output drivers at the next rising edge of clock.
The GS8161Z18D(GT/D)/GS8161Z32D(D)/
GS8161Z36D(GT/D) is implemented with GSI's high
performance CMOS technology and is available in JEDEC-
standard 165-bump BGA package.
Functional Description
The GS8161Z18D(GT/D)/GS8161Z32D(D)/
GS8161Z36D(GT/D) is an 18Mbit Synchronous Static SRAM.
GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other
pipelined read/double late write or flow through read/single
late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
-400
2.5
2.5
370
430
4.0
4.0
275
315
-375
2.5
2.66
350
410
4.2
4.2
265
300
-333
2.5
3.3
310
365
4.5
4.5
255
285
-250
2.5
4.0
250
290
5.5
5.5
220
250
-200
3.0
5.0
210
240
6.5
6.5
205
225
-150
3.8
6.7
185
200
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
1/40
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
TMS320C6678开发例程使用手册学习之一
本帖最后由 火辣西米秀 于 2020-7-5 21:53 编辑 2.3CCS工程导入和编译步骤 工程导入时要注意将整个类别的目录全部导入。此处以导入NonOS里面的例程为例。因为NonOS里面还包含了Include和L ......
火辣西米秀 微控制器 MCU
常用运算放大器参数表
:lol...
有时候很傻 模拟电子
EPWM输出同步问题
本帖最后由 eeacc 于 2014-6-13 16:05 编辑 我按TI的资料的例程把源程序下到板子里看结果,理想是这样的 但是我实际做出来的是第一相和二三相并不同步,二三相倒是很同步,这是什么原因呢? ......
eeacc 微控制器 MCU
GPRS DTU数传应用基础知识
GPRS DTU数传应用基础知识 M开发论坛 GPRS DTU全称GPRS数据传输单元,在国内目前实际上对GPRS DTU具有更加明确的约定:GPRS DTU是专门用于将串口数据通过GPRS 网络进行传送的GPRS无线设备。 ......
songbo 嵌入式系统
STM8S外部中断问题请教
在当前使用STM8S105进行调试时, 发现外部中断一个问题: 上电初始化设置该端口为“悬空输入, 无外部中断”, 到主循环中打开该外部中断(悬空输入,启动外部中断, 同时设置EXTI_CR1). ......
hooyijun stm32/stm8
国赛设计总结报告的评分标准分析(权威)
本帖最后由 paulhyde 于 2014-9-15 08:53 编辑 国赛设计总结报告的评分标准分析(权威) ...
qpzianeng 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2097  1339  730  1649  1520  41  35  52  16  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved