电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72211L15PFG8

产品描述FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP32, TQFP-32
产品类别存储    存储   
文件大小156KB,共14页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72211L15PFG8概述

FIFO, 512X9, 10ns, Synchronous, CMOS, PQFP32, TQFP-32

IDT72211L15PFG8规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
周期时间15 ns
JESD-30 代码S-PQFP-G32
JESD-609代码e3
长度7 mm
内存密度4608 bit
内存宽度9
湿度敏感等级3
功能数量1
端子数量32
字数512 words
字数代码512
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512X9
输出特性3-STATE
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度7 mm

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
2002
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
SEPTEMBER 2002
DSC-2655/2
wince sd movinand的驱动
wince sd 的驱动,由SD的host controller 控制两个port,一个port接SD卡(源码已经有了),另一个port接movinand,请问这个movinand 的驱动如何写?就是对原先的SD驱动做哪些改动。 ...
chaoshuai 嵌入式系统
晒晒自己的波形
自己做的板子,编的程序,出来的波形。呵呵。不知道为什么不能上传图片了 52365...
安_然 DSP 与 ARM 处理器
如何将U盘的物理(扇区)地址对应上盘符(windows OS)
我最近在做U盘分区,通过修改U盘主引导记录的分区表(DPT),可以将U盘分为1个以上的分区。修改DPT、格式化之后,系统只识别第一个分区。尽管我通过winhex将后面分区的DBR修改到和可识别分区的DBR ......
蒙蒙静 嵌入式系统
f跪求电子密码锁论文
小弟d的毕业设计做的电子密码锁,哪位大哥大姐以前也做过这个毕业设计的 论文和相关的文献及外文翻译还在的话可以发我吗 小弟感激不尽!!!!!! QQ:459826329 邮箱:baictrd@163.com 没有芯币好 ......
baictrd 单片机
C2000 DSP中stack用量的计算
做通讯的时候,发现TMS320F280XX这款芯片有时会死机。他通讯的软件使用了TI给的库,自己做了通讯的协议层。虽然死机后有主芯片将这块通讯芯片复位,但我们仍然想解决问题。当我们发现代码没什么 ......
灞波儿奔 微控制器 MCU
DSSD的研发车间(转)
转自http://mp.weixin.qq.com/s?__biz=MzAwMDM4NTUyNw==&mid=402824889&idx=1&sn=81745266bc74ee8db41266ab69ebd665&3rd=MzA3MDU4NTYzMw==&scene=6#rd 我们来看看一个老外对神秘的DSSD内部的 ......
白丁 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2797  2765  2833  2037  1668  15  55  50  34  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved