电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CD74HC173PWTE4

产品描述D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, TSSOP-16
产品类别逻辑    逻辑   
文件大小716KB,共22页
制造商Rochester Electronics
官网地址https://www.rocelec.com/
下载文档 详细参数 选型对比 全文预览

CD74HC173PWTE4在线购买

供应商 器件名称 价格 最低购买 库存  
CD74HC173PWTE4 - - 点击查看 点击购买

CD74HC173PWTE4概述

D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, TSSOP-16

CD74HC173PWTE4规格参数

参数名称属性值
厂商名称Rochester Electronics
包装说明TSSOP,
Reach Compliance Codeunknown
其他特性WITH DUAL OUTPUT ENABLE
系列HC/UH
JESD-30 代码R-PDSO-G16
长度5 mm
逻辑集成电路类型D FLIP-FLOP
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
传播延迟(tpd)300 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)4.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
触发器类型POSITIVE EDGE
宽度4.4 mm
最小 fmax24 MHz
Base Number Matches1

文档预览

下载PDF文档
CD54HC173, CD74HC173,
CD54HCT173, CD74HCT173
Data sheet acquired from Harris Semiconductor
SCHS158E
February 1998 - Revised October 2003
High-Speed CMOS Logic
Quad D-Type Flip-Flop, Three-State
Description
The ’HC173 and ’HCT173 high speed three-state quad D-
type flip-flops are fabricated with silicon gate CMOS technol-
ogy. They possess the low power consumption of standard
CMOS Integrated circuits, and can operate at speeds com-
parable to the equivalent low power Schottky devices. The
buffered outputs can drive 15 LSTTL loads. The large output
drive capability and three-state feature make these parts ide-
ally suited for interfacing with bus lines in bus oriented sys-
tems.
The four D-type flip-flops operate synchronously from a com-
mon clock. The outputs are in the three-state mode when
either of the two output disable pins are at the logic “1” level.
The input ENABLES allow the flip-flops to remain in their
present states without having to disrupt the clock If either of
the 2 input ENABLES are taken to a logic “1” level, the Q
outputs are fed back to the inputs, forcing the flip-flops to
remain in the same state. Reset is enabled by taking the
MASTER RESET (MR) input to a logic “1” level. The data
outputs change state on the positive going edge of the clock.
The ’HCT173 logic family is functionally, as well as pin com-
patible with the standard LS logic family
.
Features
• Three-State Buffered Outputs
[ /Title
(CD74H
C173,
CD74H
CT173)
/Subject
(High
Speed
CMOS
Logic
Quad D-
Type
• Gated Input and Output Enables
• Fanout (Over Temperature Range)
- Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
• Wide Operating Temperature Range . . . -55
o
C to 125
o
C
• Balanced Propagation Delay and Transition Times
• Significant Power Reduction Compared to LSTTL
Logic ICs
• HC Types
- 2V to 6V Operation
- High Noise Immunity: N
IL
= 30%, N
IH
= 30% of V
CC
at V
CC
= 5V
• HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
V
IL
= 0.8V (Max), V
IH
= 2V (Min)
- CMOS Input Compatibility, I
l
1µA at V
OL
, V
OH
Pinout
CD54HC173, CD54HCT173
(CERDIP)
CD74HC173
(PDIP, SOIC, SOP, TSSOP)
CD74HCT173
(PDIP, SOIC)
TOP VIEW
OE 1
OE2 2
Q
0
3
Q
1
4
Q
2
5
Q
3
6
CP 7
GND 8
16 V
CC
15 MR
14 D0
13 D1
12 D2
11 D3
10 E2
9 E1
Ordering Information
PART NUMBER
CD54HC173F3A
CD54HCT173F3A
CD74HC173E
CD74HC173M
CD74HC173MT
CD74HC173M96
CD74HC173NSR
CD74HC173PW
CD74HC173PWR
CD74HC173PWT
CD74HCT173E
CD74HCT173M
CD74HCT173MT
CD74HCT173M96
TEMP. RANGE
(
o
C)
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
-55 to 125
PACKAGE
16 Ld CERDIP
16 Ld CERDIP
16 Ld PDIP
16 Ld SOIC
16 Ld SOIC
16 Ld SOIC
16 Ld SOP
16 Ld TSSOP
16 Ld TSSOP
16 Ld TSSOP
16 Ld PDIP
16 Ld SOIC
16 Ld SOIC
16 Ld SOIC
NOTE: When ordering, use the entire part number. The suffixes 96
and R denote tape and reel. The suffix T denotes a small-quantity
reel of 250.
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
Copyright
©
2003, Texas Instruments Incorporated
1

CD74HC173PWTE4相似产品对比

CD74HC173PWTE4 CD74HC173PWE4 CD74HC173ME4 CD74HC173M96E4 CD74HC173MTE4
描述 D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, TSSOP-16 D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, TSSOP-16 D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, MS-012AC, SOIC-16 D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, MS-012AC, SOIC-16 D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, PDSO16, GREEN, PLASTIC, MS-012AC, SOIC-16
包装说明 TSSOP, TSSOP, SOP, SOP, SOP,
Reach Compliance Code unknown unknown unknown unknown unknown
其他特性 WITH DUAL OUTPUT ENABLE WITH DUAL OUTPUT ENABLE WITH DUAL OUTPUT ENABLE WITH DUAL OUTPUT ENABLE WITH DUAL OUTPUT ENABLE
系列 HC/UH HC/UH HC/UH HC/UH HC/UH
JESD-30 代码 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16 R-PDSO-G16
长度 5 mm 5 mm 9.9 mm 9.9 mm 9.9 mm
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
位数 4 4 4 4 4
功能数量 1 1 1 1 1
端子数量 16 16 16 16 16
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C -55 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP SOP SOP SOP
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE SMALL OUTLINE SMALL OUTLINE
传播延迟(tpd) 300 ns 300 ns 300 ns 300 ns 300 ns
座面最大高度 1.2 mm 1.2 mm 1.75 mm 1.75 mm 1.75 mm
最大供电电压 (Vsup) 6 V 6 V 6 V 6 V 6 V
最小供电电压 (Vsup) 2 V 2 V 2 V 2 V 2 V
标称供电电压 (Vsup) 4.5 V 4.5 V 4.5 V 4.5 V 4.5 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY MILITARY
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子节距 0.65 mm 0.65 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 DUAL DUAL DUAL DUAL DUAL
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 4.4 mm 4.4 mm 3.9 mm 3.9 mm 3.9 mm
最小 fmax 24 MHz 24 MHz 24 MHz 24 MHz 24 MHz
Base Number Matches 1 1 1 1 1
Is Samacsys - N N N N
【AN-1139应用笔记】了解并行编程协议
简介 ADuC8xx系列器件编程的主要方法是通过串行编程,详细说明请参阅ADI公司网站(www.analog.com)上的相关数据手册以及应用笔记AN-1074。 然而,对于某些用户来说,通过标准器件编程器对这些 ......
EEWORLD社区 ADI 工业技术
(已解决)蓝牙搜素无设备,SD卡无数据记录
接上一篇帖子 STM32L476和BlueNRG相关 - 意法半导体AMG SensorTile开发大赛 - 电子工程世界-论坛 https://bbs.eeworld.com.cn/thread-520886-1-1.html 核心板烧了DataLog_USB.hex,按如下连 ......
suoma MEMS传感器
搬实验室,出东西啦,WIFI TFT LCD ARM M4等
搬实验室,出东西啦,WIFI TFT LCD ARM M4等 qq 84321999 注明eeword 额,东西太多, 价格感兴趣的加QQ聊吧,...
hanskying666 淘e淘
Altium Designer 布线时怎么设置可以让某一网络重复布???
在顶层或底层,地线可以出现回路,而不会自动删除, 如果想把其他某个网络也设置成可以出现回路而不自动删除,该怎么设置???...
hu_uuu PCB设计
wince下SIM300C的使用
SIM300C是一款内嵌TCP/IP协议的GPRS模块。 可以使用他直接连接互联网,最近做的一个项目中使用到这个模块 AT+CREG? +CREG: 0,1 OK AT+CGATT? +CGATT: 1 OK Delay 120 seconds ......
mytzh 嵌入式系统
关于网络设备接地问题?
大家好, 请教一下网络设备(路由器、交换机等)接地若干问题: 1、设备配置三相电源插头,插座也接地了,请问一下电源接地的目的是避雷么?还是其他作用? 2、设备机壳有接地标识;机壳 ......
crazylong1982 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2698  1329  1538  163  1029  56  52  44  39  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved