电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1347C-225AC

产品描述Cache SRAM, 128KX36, 2.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小293KB,共24页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1347C-225AC概述

Cache SRAM, 128KX36, 2.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1347C-225AC规格参数

参数名称属性值
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
最长访问时间2.5 ns
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1347C/GVT71128DA36
CY7C1327C/GVT71256DA18
256K x 18/128K x 36 Synchronous-Pipelined
Cache RAM
Features
Fast access times: 2.5 and 3.5 ns
Fast clock speed: 250, 225, 200, and 166 MHz
1-ns set-up time and hold time
Fast OE access times: 2.5 ns and 3.5 ns
Optimal for depth expansion (one cycle chip deselect
to eliminate bus contention)
3.3V –5% and +10% power supply
3.3V or 2.5V I/O supply
5V tolerant inputs except I/Os
Clamp diodes to V
SS
at all inputs and outputs
Common data inputs and data outputs
Byte Write Enable and Global Write control
Three chip enables for depth expansion and address
pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst se-
quence)
Automatic power-down for portable applications
JTAG boundary scan
JEDEC standard pinout
Low profile 119-lead, 14-mm x 22-mm BGA (Ball Grid
Array) and 100-pin TQFP packages
The CY7C1347C/GVT71128DA36 and CYC7C1327C/
GVT71256DA18 SRAMs integrate 131,072x36 and
262,144x18 SRAM cells with advanced synchronous periph-
eral circuitry and a 2-bit counter for internal burst operation. All
synchronous inputs are gated by registers controlled by a pos-
itive-edge-triggered clock input (CLK). The synchronous in-
puts include all addresses, all data inputs, address-pipelining
Chip Enable (CE), depth-expansion Chip Enables (CE2 and
CE2), Burst Control Inputs (ADSC, ADSP and ADV), Write
,
Enables (BWa, BWb, BWc, BWd, and BWE), and Global Write
(GW).
Asynchronous inputs include the Output Enable (OE) and
Burst Mode Control (MODE). The data outputs (Q), enabled
by OE, are also asynchronous.
Addresses and chip enables are registered with either Ad-
dress Status Processor (ADSP) or Address Status Controller
(ADSC) input pins. Subsequent burst addresses can be inter-
nally generated as controlled by the Burst Advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs. Indi-
vidual byte write allows individual byte to be written. BWa con-
trols DQa. BWb controls DQb. BWc controls DQc. BWd con-
trols DQd. BWa, BWb, BWc, and BWd can be active only with
BWE being LOW. GW being LOW causes all bytes to be writ-
ten. The x18 version only has 18 data inputs/outputs (DQa and
DQb) along with BWa and BWb (no BWc, BWd, DQc, and
DQd).
Four pins are used to implement JTAG test capabilities: Test
Mode Select (TMS), Test Data-in (TDI), Test Clock (TCK), and
Test Data-out (TDO). The JTAG circuitry is used to serially shift
data to and from the device. JTAG inputs use LVTTL/LVCMOS
levels to shift data during this testing mode of operation.
The
CY7C1347C/GVT71128DA36
and
CY7C1327C/
GVT71256DA18 operate from a +3.3V power supply. All inputs
and outputs are LVTTL compatible
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced tri-
ple-layer polysilicon, double-layer metal technology. Each
memory cell consists of four transistors and two high-valued
resistors.
Selection Guide
7C1347C-250
71128DA36-4
7C1327C-250
71256DA18-4
Maximum Access Time (ns)
Maximum Operating Current (mA)
Maximum CMOS Standby Current (mA)
2.5
450
10
7C1347C-225
71128DA36-4.4
7C1327C-225
71256DA18-4.4
2.5
400
10
7C1347C-200
71128DA36-5
7C1327C-200
71256DA18-5
2.5
360
10
7C1347C-166
71128DA36-6
7C1327C-166
71256DA18-6
3.5
300
10
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134
408-943-2600
July 21, 2000
大神,程序出现这个问题,不知哪错了
大神,程序出现这个问题, "Delay400Ms"定义在子函数中,且.h在在主函数里也申明了,还是出现这个问题,怎么解决?急。 Error: Undefined external "Delay400Ms" referred in main ( C:\User ......
会会 微控制器 MCU
TI DSP--cmd文件
cmd文件是使用TI芯片很重要的一步,了解它,能对整个软件系统的分布,对芯片本身资源的使用有一个更清晰的了解,从而达到优化系统的目的。 CMD文件一句话来表达:定义芯片内部硬件资源和分配管 ......
Jacktang DSP 与 ARM 处理器
麻烦大家提供几个芯片
我们学校电子设计要做一个红外遥控密码锁,关于红外遥控模块我不太了解,请问 1:哪种红外发射,接收芯片用的比较多,不要太复杂的,能满足学校的电子设计就OK 。 2:有没 ......
zhuhao0914 嵌入式系统
分享:单片机的电磁炉控制详解
1、 引言 电磁炉是家用电器的主要烹饪厨具,无需明火以电磁感应加热方式直接加热锅具底部,是一种安全高效卫生的加热器具。目前有许多文章介绍电磁炉加热原理以及一些保护原理,本文详细说明如 ......
Aguilera 微控制器 MCU
问个网络的问题
这个问题是这样的,两台机子,A和B,比如说,A机的设置如下: I P:192.168.0.1 子网:255.255.255.0 网关:192.168.0.2 B机的设置: I P:192.168.0.2 子网:255.255.255.0 网关:192.1 ......
liren198 嵌入式系统
LPCXpresso编译不能通过
87258侧边栏中明明有LPC17xx.h,而且可以打开。为什么程序报错,说找不到呢? 本帖最后由 彪悍小Y 于 2012-5-15 11:38 编辑 ]...
彪悍小Y NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1201  533  2622  780  1828  41  18  4  13  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved