电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTVN16859CNLG/W

产品描述VFQFPN-56, Reel
产品类别逻辑    逻辑   
文件大小203KB,共8页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 选型对比 全文预览

74SSTVN16859CNLG/W概述

VFQFPN-56, Reel

74SSTVN16859CNLG/W规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
零件包装代码VFQFPN
包装说明,
针数56
制造商包装代码NLG56
Reach Compliance Codecompliant
JESD-609代码e3
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级3
峰值回流温度(摄氏度)260
端子面层Matte Tin (Sn)
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
IDT74SSTVN16859C
13-BIT TO 26-BIT REGISTERED BUFFER WITH SSTL I/O
COMMERCIAL TEMPERATURE RANGE
13-BIT TO 26-BIT REGISTERED
IDT74SSTVN16859C
BUFFER WITH SSTL I/O
FEATURES:
1:2 registered output buffer
2.3V to 2.7V operation for PC1600, PC2100, and PC2700
2.5V to 2.7V operation for PC3200
SSTL_2 Class I style data inputs/outputs
Differential CLK input
RESET
control compatible with LVCMOS levels
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Available in 56 pin VFQFPN and 64 pin TSSOP packages
APPLICATIONS:
The SSTVN16859C is a 13-bit to 26-bit registered buffer designed for
2.3V-2.7V V
DD
for PC1600 - PC2700 and 2.5V-2.7V V
DD
for PC3200, and
supports low standby operation. All data inputs and outputs are SSTL_2
level compatible with JEDEC standard for SSTL_2.
RESET
is an LVCMOS input since it must operate predictably during the
power-up phase.
RESET,
which can be operated independent of CLK and
CLK,
must be held in the low state during power-up in order to ensure
predictable outputs (low state) before a stable clock has been applied.
RESET,
when in the low state, will disable all input receivers, reset all
registers, and force all outputs to a low state, before a stable clock has been
applied. With inputs held low and a stable clock applied, outputs will remain
low during the Low-to-High transition of
RESET.
DESCRIPTION:
• Ideally suited for stacked DIMM DDR registered applications
• Along with CSPT857C/D, Zero Delay PLL Clock buffer, provides
complete solution for DDR1 DIMMs
FUNCTIONAL BLOCK DIAGRAM
RESET
51
CLK
CLK
48
49
V
REF
D
1
45
35
1D
C1
R
32
Q
1B
16
Q
1A
TO 12 OTHER CHANNELS
COMMERCIAL TEMPERATURE RANGE
1
c
2004 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
OCTOBER 2004
DSC 6517/1

74SSTVN16859CNLG/W相似产品对比

74SSTVN16859CNLG/W 74SSTVN16859CNLG8 74SSTVN16859CNLG 74SSTVN16859CPAG8 74SSTVN16859CPAG
描述 VFQFPN-56, Reel VFQFPN-56, Reel VFQFPN-56, Tray TSSOP-64, Reel TSSOP-64, Tube
Brand Name Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合
零件包装代码 VFQFPN VFQFPN VFQFPN TSSOP TSSOP
针数 56 56 56 64 64
制造商包装代码 NLG56 NLG56 NLG56 PAG64 PAG64
Reach Compliance Code compliant compliant unknown compliant unknown
JESD-609代码 e3 e3 e3 e3 e3
湿度敏感等级 3 3 3 1 1
峰值回流温度(摄氏度) 260 260 260 260 260
端子面层 Matte Tin (Sn) MATTE TIN Matte Tin (Sn) - annealed MATTE TIN Matte Tin (Sn) - annealed
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
Base Number Matches 1 1 1 1 1
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP - D FLIP-FLOP -
ECCN代码 - EAR99 EAR99 EAR99 EAR99
认证状态 - Not Qualified Not Qualified Not Qualified Not Qualified

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2159  2183  28  1610  440  44  1  33  9  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved