电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-65171G3-112Y

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDSO70, LOW PROFILE, CERAMIC PACKAGE-70
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小298KB,共44页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-65171G3-112Y概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CDSO70, LOW PROFILE, CERAMIC PACKAGE-70

BU-65171G3-112Y规格参数

参数名称属性值
零件包装代码SOIC
包装说明SOP,
针数70
Reach Compliance Codecompliant
地址总线宽度16
边界扫描NO
最大时钟频率16 MHz
通信协议MIL-STD-1553A; MIL-STD-1553B
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-CDSO-G70
JESD-609代码e4
低功率模式NO
串行 I/O 数2
端子数量70
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码SOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
筛选级别MIL-PRF-38534
座面最大高度3.81 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1

文档预览

下载PDF文档
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
关于FPGA与IDE你知道多少?
真不知道这个问题放在哪个版块,因为这个项目于FPGA有关就暂时放在这里吧! 今天临时接到一份任务,需要查找有关PATA接口设计的问题,在网上看到很多资料,才发现硬盘接口有多种,分为IDE ......
廖欧亚大陆 FPGA/CPLD
3D封装的发展动态与前景
3D封装的发展动态与前景 【来源:《电子与封装》】【作者:翁寿松】 1 为何要开发3D封装 迄今为止,在IC芯片领域,SoC(系统级芯片)是最高级的芯片;在IC封装领域,SiP(系 ......
fighting PCB设计
wince进入sleep以后回来时出现花屏和闪屏现象
如题。不知有人碰到过没,望赐教。。。...
tom_peng 嵌入式系统
OS如何知道是USB线还是电源线插上了?
1,插上USB线,OS会把SD卡在PC机上弹出;插上电源线,OS只会充电。请问OS如何区分的? 2,在PC机上卸载掉SD卡,OS能否收到通知?...
Prenow 嵌入式系统
RISC-V MCU IDE MRS(MounRiver Studio)开发之:绑定各后缀名文件打开方式
在嵌入式开发过程中,我们常常会遇到需要在IDE内编辑各种后缀名文件的情况,而可能部分后缀的文件并不是以我们想要的编辑器打开,所以需要我们手动去绑定默认打开方式。以RSIC-V IDE MounRiver ......
Moiiiiilter 单片机
我给EEworld的单片机版块的一点建议!
呵呵,一点个人建议哦!现在学习单片机的人是越来越多,EEworld在这方面的推广的功劳那也是非常多的!! 单片机的学习者一般都是从MC51的8位机学习起来的,但是随着信息社会的发展。8位的单片 ......
yuxitianya 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 228  1728  916  1536  548  53  45  34  8  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved