电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT55L128L18F1T-10T

产品描述ZBT SRAM, 128KX18, 7.5ns, CMOS, PQFP100, PLASTIC, MS-026, TQFP-100
产品类别存储    存储   
文件大小213KB,共17页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT55L128L18F1T-10T概述

ZBT SRAM, 128KX18, 7.5ns, CMOS, PQFP100, PLASTIC, MS-026, TQFP-100

MT55L128L18F1T-10T规格参数

参数名称属性值
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Base Number Matches1

文档预览

下载PDF文档
2Mb: 128K x 18, 64K x 32/36
3.3V I/O, FLOW-THROUGH ZBT SRAM
2Mb
ZBT
SRAM
FEATURES
High frequency and 100 percent bus utilization
Fast cycle times: 10ns, 11ns and 12ns
Single +3.3V
±5%
power supply
Advanced control logic for minimum control signal
interface
Individual BYTE WRITE controls may be tied LOW
Single R/W# (read/write) control pin
CKE# pin to enable clock and suspend operations
Three chip enables for simple depth expansion
Clock-controlled and registered addresses, data I/Os
and control signals
Internally self-timed, fully coherent WRITE
Internally self-timed, registered outputs to eliminate
the need to control OE#
SNOOZE MODE for reduced-power standby
Common data inputs and data outputs
Linear or Interleaved Burst Modes
Burst feature (optional)
Pin/function compatibility with 4Mb, 8Mb and 16Mb
ZBT SRAM family
Automatic power-down
MT55L128L18F1, MT55L64L32F1,
MT55L64L36F1
3.3V V
DD
, 3.3V I/O
100-Pin TQFP**
(D-1)
**JEDEC-standard MS-026 BHA (LQFP).
GENERAL DESCRIPTION
The Micron
®
Zero Bus Turnaround
(ZBT
) SRAM family
employs high-speed, low-power CMOS designs using an
advanced CMOS process.
The MT55L128L18F1 and MT55L64L32/36F1 SRAMs
integrate a 128K x 18, 64K x 32, or 64K x 36 SRAM core with
advanced synchronous peripheral circuitry and a 2-bit
burst counter. These SRAMs are optimized for 100 percent
bus utilization, eliminating any turnaround cycles when
transitioning from READ to WRITE, or vice versa. All
synchronous inputs pass through registers controlled by a
positive-edge-triggered single clock input (CLK). The
synchronous inputs include all addresses, all data inputs,
chip enable (CE#), two additional chip enables for easy
depth expansion (CE2, CE2#), cycle start input (ADV/
LD#), synchronous clock enable (CKE#), byte write enables
(BWa#, BWb#, BWc# and BWd#) and read/write (R/W#).
Asynchronous inputs include the output enable (OE#,
which may be tied LOW for control signal minimization),
clock (CLK) and snooze enable (ZZ, which may be tied
LOW if unused). There is also a burst mode pin (MODE)
that selects between interleaved and linear burst modes.
MODE may be tied HIGH, LOW or left unconnected if burst
is unused. The flow-through data-out (Q) is enabled by
OE#. WRITE cycles can be from one to four bytes wide as
controlled by the write control inputs.
OPTIONS
• Timing (Access/Cycle/MHz)
7.5ns/10ns/100 MHz
8.5ns/11ns/90 MHz
9ns/12ns/83 MHz
• Configurations
128K x 18
64K x 32
64K x 36
• Package
100-pin TQFP
• Temperature
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
MARKING
-10
-11
-12
MT55L128L18F1
MT55L64L32F1
MT55L64L36F1
T
None
T*
• Part Number Example: MT55L128L18F1T-10 T
*Under consideration.
2Mb: 128K x 18, 64K x 32/36 3.3V I/O, Flow-Through ZBT SRAM
MT55L128L18F1.p65 – Rev. 6/99
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©1999,
Micron Technology, Inc.
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc.,
and the architecture is supported by Micron Technology, Inc., and Motorola Inc.
Micron is a registered trademark of Micron Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1198  2471  559  540  1310  51  19  52  44  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved