电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74LVC11APG

产品描述AND Gate, LVC/LCX/Z Series, 3-Func, 3-Input, CMOS, PDSO14, TSSOP-14
产品类别逻辑    逻辑   
文件大小53KB,共5页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT74LVC11APG概述

AND Gate, LVC/LCX/Z Series, 3-Func, 3-Input, CMOS, PDSO14, TSSOP-14

IDT74LVC11APG规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码TSSOP
包装说明TSSOP, TSSOP14,.25
针数14
Reach Compliance Codenot_compliant
其他特性CAN ALSO OPERATES AT 3.3V SUPPLY
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G14
JESD-609代码e0
长度5 mm
负载电容(CL)50 pF
逻辑集成电路类型AND GATE
最大I(ol)0.024 A
湿度敏感等级1
功能数量3
输入次数3
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP14,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3 V
Prop。Delay @ Nom-Sup6.2 ns
传播延迟(tpd)7 ns
认证状态Not Qualified
施密特触发器NO
座面最大高度1.2 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4.4 mm
Base Number Matches1

文档预览

下载PDF文档
IDT74LVC11A
3.3V CMOS TRIPLE 3-INPUT AND GATE WITH 5V TOLERANT I/O
INDUSTRIAL TEMPERATURE RANGE
3.3V CMOS
TRIPLE 3-INPUT AND GATE
WITH 5 VOLT TOLERANT I/O
FEATURES:
DESCRIPTION:
IDT74LVC11A
• 0.5 MICRON CMOS Technology
• ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 3.3V ± 0.3V, Normal Range
• V
CC
= 2.7V to 3.6V, Extended Range
• CMOS power levels (0.4µ W typ. static)
µ
• Rail-to-Rail output swing for increased noise margin
• All inputs, outputs, and I/Os are 5V tolerant
• Supports hot insertion
• Available in SOIC, SSOP, and TSSOP packages
The LVC11A triple 3-input AND gate is built using advanced dual metal
CMOS technology. The LVC11A device provides the 3-input AND
function.
Inputs can be driven from either 3.3V or 5V devices. This feature allows
the use of this device as a translator in a mixed 3.3V/5V system environ-
ment.
The LVC11A has been designed with a ±24mA output driver. This driver
is capable of driving a moderate to heavy load while maintaining speed
performance.
DRIVE FEATURES:
• High Output Drivers: ±24mA
• Reduced system switching noise
APPLICATIONS:
• 3.3V high speed systems
• 3.3V and lower voltage computing systems
FUNCTIONAL BLOCK DIAGRAM
PIN CONFIGURATION
1
A
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
1
C
1
Y
3
C
3
B
3
A
3
Y
xA
xB
xC
xY
1
B
2
A
2
B
2
C
FUNCTION TABLE
Inputs
xA
L
L
L
L
H
H
H
H
xB
L
L
H
H
L
L
H
H
(1)
Outputs
xC
L
H
L
H
L
H
L
H
xY
L
L
L
L
L
2
Y
GND
SOIC/ SSOP/ TSSOP
TOP VIEW
PIN DESCRIPTION
Pin Number
1, 3, 9
2, 4, 10
7
12, 6, 8
13, 5, 11
14
Symbol
1A - 3A
1B - 3B
GND
1Y - 3Y
1C - 3C
Data Inputs
Data Inputs
Ground (0V)
Data Outputs
Data Inputs
L
L
H
Name and Function
NOTE:
1. H = HIGH Voltage Level
L = LOW Voltage Level
V
CC
Positive Supply Voltage
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
©1999 Integrated Device Technology, Inc.
MARCH 1999
DSC-5155/1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 625  2587  2475  855  1183  13  53  50  18  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved