电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LV3216-12K

产品描述Standard SRAM, 32KX16, 12ns, CMOS, PDSO44,
产品类别存储    存储   
文件大小429KB,共8页
制造商Integrated Circuit Solution Inc
下载文档 详细参数 全文预览

IS61LV3216-12K概述

Standard SRAM, 32KX16, 12ns, CMOS, PDSO44,

IS61LV3216-12K规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Integrated Circuit Solution Inc
包装说明SOJ, SOJ44,.44
Reach Compliance Codeunknown
最长访问时间12 ns
I/O 类型COMMON
JESD-30 代码R-PDSO-J44
JESD-609代码e0
内存密度524288 bit
内存集成电路类型STANDARD SRAM
内存宽度16
端子数量44
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装等效代码SOJ44,.44
封装形状RECTANGULAR
封装形式SMALL OUTLINE
并行/串行PARALLEL
电源3.3 V
认证状态Not Qualified
最大待机电流0.005 A
最小待机电流3 V
最大压摆率0.2 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
IS61LV3216
IS61LV3216
32K x 16 LOW VOLTAGE CMOS STATIC RAM
DESCRIPTION
The
ICSI
IS61LV3216 is a high-speed, 512K static RAM
organized as 32,768 words by 16 bits. It is fabricated using
ICSI
's high-performance CMOS technology. This highly reli-
able process coupled with innovative circuit design techniques,
yields fast access times with low power consumption.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down with
CMOS input levels.
Easy memory expansion is provided by using Chip Enable and
Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.
A data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
The IS61LV3216 is packaged in the JEDEC standard 44-pin
400mil SOJ and 44-pin 400mil TSOP-2.
FEATURES
• High-speed access time: 10, 12, 15, and 20 ns
• CMOS low power operation
— 150 mW (typical) operating
— 150 µW (typical) standby
• TTL compatible interface levels
• Single 3.3V ± 10% power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Industrial temperature available
• Available in 44-pin 400mil SOJ package and
44-pin TSOP-2
1
2
3
4
5
6
7
FUNCTIONAL BLOCK DIAGRAM
A0-A14
DECODER
32K x 16
MEMORY ARRAY
8
9
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
10
11
12
CE
OE
WE
UB
LB
CONTROL
CIRCUIT
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 1997, Integrated Silicon Solution Inc.
Integrated Circuit Solution Inc.
SR009-0B
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1342  2586  2793  295  2453  28  53  57  6  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved