IS61LV3216
IS61LV3216
32K x 16 LOW VOLTAGE CMOS STATIC RAM
DESCRIPTION
The
ICSI
IS61LV3216 is a high-speed, 512K static RAM
organized as 32,768 words by 16 bits. It is fabricated using
ICSI
's high-performance CMOS technology. This highly reli-
able process coupled with innovative circuit design techniques,
yields fast access times with low power consumption.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down with
CMOS input levels.
Easy memory expansion is provided by using Chip Enable and
Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.
A data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
The IS61LV3216 is packaged in the JEDEC standard 44-pin
400mil SOJ and 44-pin 400mil TSOP-2.
FEATURES
• High-speed access time: 10, 12, 15, and 20 ns
• CMOS low power operation
— 150 mW (typical) operating
— 150 µW (typical) standby
• TTL compatible interface levels
• Single 3.3V ± 10% power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Industrial temperature available
• Available in 44-pin 400mil SOJ package and
44-pin TSOP-2
1
2
3
4
5
6
7
FUNCTIONAL BLOCK DIAGRAM
A0-A14
DECODER
32K x 16
MEMORY ARRAY
8
9
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
10
11
12
CE
OE
WE
UB
LB
CONTROL
CIRCUIT
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 1997, Integrated Silicon Solution Inc.
Integrated Circuit Solution Inc.
SR009-0B
1
IS61LV3216
PIN CONFIGURATIONS
44-Pin SOJ
NC
A14
A13
A12
A11
CE
I/O0
I/O1
I/O2
I/O3
Vcc
GND
I/O4
I/O5
I/O6
I/O7
WE
A10
A9
A8
A7
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A0
A1
A2
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
Vcc
I/O11
I/O10
I/O9
I/O8
NC
A3
A4
A5
A6
NC
44-Pin TSOP-2
NC
A14
A13
A12
A11
CE
I/O0
I/O1
I/O2
I/O3
Vcc
GND
I/O4
I/O5
I/O6
I/O7
WE
A10
A9
A8
A7
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A0
A1
A2
OE
UB
LB
I/O15
I/O14
I/O13
I/O12
GND
Vcc
I/O11
I/O10
I/O9
I/O8
NC
A3
A4
A5
A6
NC
PIN DESCRIPTIONS
A0-A14
I/O0-I/O15
CE
OE
WE
Address Inputs
Data Inputs/Outputs
Chip Enable Input
Output Enable Input
Write Enable Input
LB
UB
NC
Vcc
GND
Lower-byte Control (I/O0-I/O7)
Upper-byte Control (I/O8-I/O15)
No Connection
Power
Ground
TRUTH TABLE
Mode
Not Selected
Output Disabled
Read
WE
X
H
X
H
H
H
L
L
L
CE
H
L
L
L
L
L
L
L
L
OE
X
H
X
L
L
L
X
X
X
LB
X
X
H
L
H
L
L
H
L
UB
X
X
H
H
L
L
H
L
L
I/O PIN
I/O0-I/O7 I/O8-I/O15
High-Z
High-Z
High-Z
D
OUT
High-Z
D
OUT
D
IN
High-Z
D
IN
High-Z
High-Z
High-Z
High-Z
D
OUT
D
OUT
High-Z
D
IN
D
IN
Vcc Current
I
SB
1
, I
SB
2
I
CC
I
CC
Write
I
CC
2
Integrated Circuit Solution Inc.
SR009-0B
IS61LV3216
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
CC
V
TERM
T
STG
P
T
I
OUT
Parameter
Supply Voltage with Respect to GND
Terminal Voltage with Respect to GND
Storage Temperature
Power Dissipation
DC Output Current (LOW)
Value
–0.5 to +4.6
–0.5 to Vcc + 0.5
–65 to +150
1.0
20
Unit
V
V
°C
W
mA
Note:
1. Stress greater than those listed under
ABSOLUTE MAXIMUM RATINGS
may cause permanent damage to the
device. This is a stress rating only and
functional operation of the device at
these or any other conditions above
those indicated in the operational sec-
tions of this specification is not implied.
Exposure to absolute maximum rat-
ing conditions for extended periods
may affect reliability.
1
2
3
4
OPERATING RANGE
Range
Commercial
Ambient Temperature
0°C to +70°C
V
CC
3.3V ± 10%
DC ELECTRICAL CHARACTERISTICS
(Over Operating Range)
Symbol
V
OH
V
OL
V
IH
V
IL
I
LI
I
LO
Parameter
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage
Input LOW Voltage
(1)
Input Leakage
Output Leakage
GND
≤
V
IN
≤
V
CC
GND
≤
V
OUT
≤
V
CC
, Outputs Disabled
Test Conditions
V
CC
= Min., I
OH
= –4.0 mA
V
CC
= Min., I
OL
= 8.0 mA
Min.
2.4
—
2.2
–0.3
–2
–2
Max.
—
0.4
V
CC
+ 0.3
0.8
2
2
Unit
V
V
V
V
µA
µA
5
6
7
8
Notes:
1. V
IL
(min.) = –3.0V for pulse width less than 10 ns.
POWER SUPPLY CHARACTERISTICS
(1)
(Over Operating Range)
Symbol Parameter
I
CC
I
SB
1
Vcc Dynamic Operating
Supply Current
TTL Standby Current
(TTL Inputs)
CMOS Standby
Current (CMOS Inputs)
Test Conditions
V
CC
= Max.,
I
OUT
= 0 mA, f = f
MAX
V
CC
= Max.,
V
IN
= V
IH
or V
IL
CE
≥
V
IH
, f = 0
V
CC
= Max.,
CE
≥
V
CC
– 0.2V,
V
IN
≥
V
CC
– 0.2V, or
V
IN
≤
0.2V, f = 0
Com.
Ind.
Com.
Ind.
Com.
Ind.
-10 ns
Min. Max.
—
—
—
—
—
—
220
—
10
—
5
—
-12 ns
Min. Max.
—
—
—
—
—
—
200
230
10
20
5
10
-15 ns
Min. Max.
—
—
—
—
—
—
180
200
10
20
5
10
-20 ns
Min. Max.
—
—
—
—
—
—
160
180
10
20
5
10
Unit
mA
mA
9
10
11
12
I
SB
2
mA
Note:
1. At f = f
MAX
, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
Integrated Circuit Solution Inc.
SR009-0B
3
IS61LV3216
CAPACITANCE
(1)
Symbol
C
IN
C
OUT
Parameter
Input Capacitance
Input/Output Capacitance
Conditions
V
IN
= 0V
V
OUT
= 0V
Max.
6
8
Unit
pF
pF
Note:
1. Tested initially and after any design or process changes that may affect these parameters.
READ CYCLE SWITCHING CHARACTERISTICS
(1)
(Over Operating Range)
Symbol
Parameter
Read Cycle Time
Address Access Time
Output Hold Time
CE
Access Time
OE
Access Time
-10
Min. Max.
10
—
3
—
—
0
0
0
4
—
0
5
—
10
—
10
5
5
—
5
—
5
5
—
-12
Min. Max.
12
—
3
—
—
0
0
0
4
—
0
5
—
12
—
12
6
6
—
6
—
6
6
—
-15
Min. Max.
15
—
3
—
—
0
0
0
4
—
0
5
—
15
—
15
7
7
—
7
—
7
7
—
-20
Min. Max.
20
—
3
—
—
0
0
0
4
—
0
5
—
20
—
20
8
8
—
8
—
8
8
—
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
HZOE
(2)
OE
to High-Z Output
t
LZOE
(2)
OE
to Low-Z Output
t
HZCE
(2
CE
to High-Z Output
LB, UB
Access Time
LB, UB
to High-Z Output
LB, UB
to Low-Z Output
t
LZCE
(2)
CE
to Low-Z Output
t
BA
t
HZB
t
LZB
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of
0 to 3.0V and output loading specified in Figure 1a.
2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. Not 100% tested.
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input and Output Timing
and Reference Level
Output Load
Unit
0V to 3.0V
3 ns
1.5V
See Figures 1a and 1b
480
Ω
5V
AC TEST LOADS
OUTPUT
30 pF
Including
jig and
scope
480
Ω
5V
OUTPUT
255
Ω
5 pF
Including
jig and
scope
255
Ω
Figure 1a.
4
Figure 1b.
Integrated Circuit Solution Inc.
SR009-0B
IS61LV3216
AC WAVEFORMS
READ CYCLE NO. 1
(1,2)
(Address Controlled) (CE =
OE
= V
IL
,
UB
or
LB
= V
IL
)
t
RC
1
2
ADDRESS
t
AA
t
OHA
t
OHA
DATA VALID
D
OUT
PREVIOUS DATA VALID
3
4
READ CYCLE NO. 2
(1,3)
t
RC
ADDRESS
t
AA
t
OHA
5
6
7
t
HZCE
t
HZB
DATA VALID
OE
t
DOE
t
HZOE
CE
t
LZCE
t
LZOE
t
ACE
LB, UB
t
BA
t
LZB
8
9
10
11
12
D
OUT
HIGH-Z
Notes:
1.
WE
is HIGH for a Read Cycle.
2. The device is continuously selected.
OE, CE, UB,
or
LB
= V
IL
.
3. Address is valid prior to or coincident with
CE
LOW transition.
Integrated Circuit Solution Inc.
SR009-0B
5