电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS81302S09E-333

产品描述DDR SRAM, 16MX9, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, MO-216CAB-1, FPBGA-165
产品类别存储    存储   
文件大小1MB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS81302S09E-333在线购买

供应商 器件名称 价格 最低购买 库存  
GS81302S09E-333 - - 点击查看 点击购买

GS81302S09E-333概述

DDR SRAM, 16MX9, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1 MM PITCH, MO-216CAB-1, FPBGA-165

GS81302S09E-333规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明15 X 17 MM, 1 MM PITCH, MO-216CAB-1, FPBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time12 weeks
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度150994944 bit
内存集成电路类型DDR SRAM
内存宽度9
功能数量1
端子数量165
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX9
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.5 mm
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
GS81302S08/09/18/36E-375/350/333/300/250
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• Simultaneous Read and Write SigmaSIO™ Interface
• JEDEC-standard pinout and package
• Dual Double Data Rate interface
• Byte Write controls sampled at data-in time
• DLL circuitry for wide output data valid window and future
frequency scaling
• Burst of 2 Read and Write
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation
• Fully coherent read and write pipelines
• ZQ mode pin for programmable output drive strength
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
144Mb SigmaSIO
TM
DDR -II
Burst of 2 SRAM
375 MHz–250 MHz
1.8 V V
DD
1.8 V and 1.5 V I/O
Bottom View
165-Bump, 15 mm x 17 mm BGA
1 mm Bump Pitch, 11 x 15 Bump Array
JEDEC Std. MO-216, Variation CAB-1
SigmaSIO™ Family Overview
GS81302S08/09/18/36 are built in compliance with the
SigmaSIO DDR-II SRAM pinout standard for Separate I/O
synchronous SRAMs. They are 150,994,944-bit (144Mb)
SRAMs. These are the first in a family of wide, very low
voltage HSTL I/O SRAMs designed to operate at the speeds
needed to implement economical high performance
networking systems.
K clocks are routed internally to fire the output registers
instead. Each Burst of 2 SigmaSIO DDR-II SRAM also
supplies Echo Clock outputs, CQ and CQ, which are
synchronized with read data output. When used in a source
synchronous clocking scheme, the Echo Clock outputs can be
used to fire input registers at the data’s destination.
Each internal read and write operation in a SigmaSIO DDR-II
B2 RAM is two times wider than the device I/O bus. An input
data bus de-multiplexer is used to accumulate incoming data
before it is simultaneously written to the memory array. An
output data multiplexer is used to capture the data produced
from a single memory array read and then route it to the
appropriate output drivers as needed. Therefore, the address
field of a SigmaSIO DDR-II B2 is always one address pin less
than the advertised index depth (e.g., the 16M x 8 has an 8M
addressable index).
Clocking and Addressing Schemes
A Burst of 2 SigmaSIO DDR-II SRAM is a synchronous
device. It employs dual input register clock inputs, K and K.
The device also allows the user to manipulate the output
register clock input quasi independently with dual output
register clock inputs, C and C. If the C clocks are tied high, the
Parameter Synopsis
-375
tKHKH
tKHQV
2.66 ns
0.45 ns
-350
2.86 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
-250
4.0 ns
0.45 ns
Rev: 1.03b 12/2011
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
如何升级VXWORKS的SCSI库?
vxworks只支持SCSI-2,我没有SCSI库源码,谁能给我发一份?万分感谢 TO:xrj-928@163.com...
leafky 实时操作系统RTOS
LM311比较器遇到点问题
最近在调个D类功放,基本上得了,有声音,音质也不错。不过在用示波器看比较器输出波形的时候发现波形有点乱,感觉很不稳(如下图) 我试过用滞后(考虑到可能有干扰)、5、6脚接电 ......
dj狂人 测试/测量
结构体转为十六进制字符串
我定义了一个结构体 struct RS_Data { unsigned char cFrameHead; //帧头 0xAA unsigned char cSeryNo; //设备序列号 unsigned char cCommand; //命令字 unsigned s ......
fs3328787 嵌入式系统
添加API的Lib后报错
在做Ti2808的在线烧录,添加API的lib后,系统编译报错,开始找不到lib,后来把lib拷到了cgtool那边的文件夹里 cmd文件添加 /* Allocate program areas: */ Flash28_API: { -lFlash2808_API_V ......
milkshamo 微控制器 MCU
中断现场保护与返回
IsrIRQ sub sp,sp,#4 ;reserved for PC ;堆栈指针减4,空出一个单元,以便后面放入PC需要的字(看不懂英文吗?) stmfd sp!,{r8-r9} ;r8,r9入 ......
niantianxia 嵌入式系统
TI C2000 MCU Boot过程分析-以TMS320F28069为例
每一款MCU从上电复位到代码运行到main函数这之间的一段过程就是MCU的boot,其实不只是MCU,其他任何类型的processor都有这样的一个过程,这里以TI C2000 F28069为例,分析其Boot过程,以帮助对 ......
Aguilera 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 873  1485  866  357  2279  18  30  8  46  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved