电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B44M18A-333B4I

产品描述QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小868KB,共33页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61QDP2B44M18A-333B4I概述

QDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDP2B44M18A-333B4I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)333 MHz
I/O 类型SEPARATE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度75497472 bit
内存集成电路类型QDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.32 A
最小待机电流1.7 V
最大压摆率0.95 mA
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
IS61QDP2B44M18A/A1/A2
IS61QDP2B42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDP2B42M36A : Don’t care ODT function
and pin connection
IS61QDP2B42M36A1 : Option1
IS61QDP2B42M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
FEBRUARY 2014
DESCRIPTION
The 72Mb IS61QDP2B42M36A/A1/A2 and
IS61QDP2B42M36A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
02/26/2014
1
求助华为10F 技术文挡
最近一直忙于工作,单位上刚刚采购一批硬件华为10F.请问哪位高手能给指教一下 谢谢!!...
climbar 嵌入式系统
AVR之X档案——少儿不宜的深夜档节目(转)
by Gorgon Meducer 傻孩子 http://www.ourdev.cn/bbs/bbs_content_all.jsp?bbs_sn=3668848 前言 这是一些关于人们眼中不可思议的“灵异事件”的调查报告。这些事件中,当事人往往在 ......
gina Microchip MCU
寻找工控行业的创业伙伴(限深圳)
我公司从事无线通讯,在罗湖区有一套90多m2的正规写字楼,此处于市区中心交通便利,周围环境优美;配带有各办公桌具、ADSL网络 现寻求从事工控行业的创业者一起创业合作 如果您创业需要有一个上 ......
09930051302 嵌入式系统
无线通信距离的计算
这里给出自由空间传播时的无线通信距离的计算方法:所谓自由空间传播系指天线周围为无限大真空时的电波传播,它是理想传播条件。电波在自由空间传播时,其能量既不会被障碍物所吸收,也不会产生 ......
fish001 无线连接
wince下如何实现自动蓝牙拨号(dun)?
http://msdn.microsoft.com/en-us/library/dd187531.aspx 根据MSDN的描述,分以下几步骤去做? 1、进行蓝牙配对 2、用蓝牙建立虚拟串口,RegisterDevice.如:COM2! 3、将虚拟串口信息更新 ......
lint001 嵌入式系统
来看看Stellaris在TI布局中的作用
35392 来张全家福 无疑,Stellaris的到来,加速了TI ARM布局。为cortex系列内核引来了一个更为强大的竞争对手。...
clark 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2653  555  459  1182  1862  54  12  10  24  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved