电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDPB24M18A-450B4I

产品描述DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小521KB,共31页
制造商Integrated Silicon Solution ( ISSI )
下载文档 详细参数 全文预览

IS61DDPB24M18A-450B4I概述

DDR SRAM, 4MX18, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61DDPB24M18A-450B4I规格参数

参数名称属性值
厂商名称Integrated Silicon Solution ( ISSI )
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.45 ns
其他特性PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度75497472 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织4MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
IS61DDPB24M18A/A1/A2
IS61DDPB22M36A/A1/A2
4Mx18, 2Mx36
72Mb DDR-IIP(Burst 2) CIO SYNCHRONOUS SRAM
(2.5 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.5 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mm x 15mm & 15mm x 17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61DDPB22M36A : Don’t care ODT function and
pin connection
IS61DDPB22M36A1 : Option1
IS61DDPB22M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
ADVANCED INFORMATION
JULY 2012
DESCRIPTION
The 72Mb IS61DDPB22M36A/A1/A2 and
IS61DDPB24M18A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have a common I/O bus. The rising
edge of K clock initiates the read/write operation, and all
internal operations are self-timed. Refer to the
Timing
Reference Diagram for Truth Table
for a description of the
basic operations of these DDR-IIP (Burst of 2) CIO SRAMs.
Read and write addresses are registered on alternating rising
edges of the K clock. Reads and writes are performed in
double data rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst addresses
Data-Out for second burst addresses
The following are registered on the rising edge of the K#
clock:
Byte writes
Data-in for second burst addresses
Data-Out for first burst addresses
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K# clock (starting two and half cycles later after
read command). The data-outs from the second burst are
updated with the fourth rising edge of the K clock where read
command receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. 00A
7/05/2012
1
积分电路的分析,谢谢!
大家好,我遇到一个积分电路,我参阅产品手册上面说这部分起到延缓作用,我不太懂,请大家帮忙分析一下,谢谢!直流电压输入(是20-160MA电流转换过来的),那这个电路图的输出不就是一条斜坡电 ......
xxooi 模拟电子
C语言和线性汇编语言的混合编程
线性汇编语言基本格式与汇编语言相同,它必须是ASCII码文件,扩展名必须是“.sa”,用作汇编优化器的输入文件。C语言中的低效率段可用线性汇编代码重写,再用汇编优化器优化,提高代码效率。( ......
灞波儿奔 微控制器 MCU
ARM JTAG 调试原理
ARM JTAG 调试原理...
謃塰 Linux开发
实验板中的问题
162411624216243 这是一个实验板的说明书 为什么要设置成AS INPUT····呢 在一般的设计书中 好像都没有提到 这样做有什么好处?...
heningbo FPGA/CPLD
开帖专门讨论ce5.0下扩展16c550的问题(在做这个的朋友大家多多发言阿)
最近在做wince5.0下扩展串口的驱动,现在想用ce5.0微软提供的串口驱动,移植到AT9261上,即 %_WINCEROOT%\Public\Common\Oak\Drivers\Serial\COM16550.代码看过了. 现在问题是: 1,我要将它改成 ......
evenles 嵌入式系统
转帖:老板话里的弦外之音
仅供参考,中国人总是说话很含蓄,需要琢磨。不过在越来越多的公司里,已经逐渐直接多了。 1.普通员工(不是太聪明) 2.格外出色(目前还没犯错误) 3.善于社交(能喝) 4.观察 ......
向农 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2914  1464  2188  2284  2168  5  28  56  38  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved