电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

COREAES128-EV

产品描述CoreAES128
文件大小105KB,共13页
制造商Actel
官网地址http://www.actel.com/
下载文档 选型对比 全文预览

COREAES128-EV概述

CoreAES128

文档预览

下载PDF文档
CoreAES128
Product Summary
Intended Use
Whenever Data is Transmitted Across an Accessible
Medium (Wires, Wireless, etc.)
E-commerce Transactions Where Dedicated
Encryption/Decryption Hardware Can Ease the
Load on Servers
Personal Security Devices
Bank
Transactions
where
State-of-the-Art
Financial Security Is Mandatory
Compiled RTL Simulation
Supported in Actel Libero IDE
Model
Fully
RTL Version
Verilog and VHDL Core Source Code
Core Synthesis Scripts
Actel-Developed Testbench (Verilog and VHDL)
Synthesis and Simulation Support
Synthesis: Synplicity
®
, Synopsys
®
(Design Compiler
®
/ FPGA Compiler
/ FPGA Express
), Exemplar
Simulation: OVI-Compliant Verilog Simulators and
Vital-Compliant VHDL Simulators
Key Features
Compliant with FIPS PUB 197
ECB (Electronic Codebook) Implementation per
NIST SP 800-38A
Example Source Code Provided for CBC, CFB, OFB,
and CTR Modes
128-bit Cipher Key
Encryption and Decryption Possible with the Same
Core
44-Clock Cycle Operation to Encrypt or Decrypt
128 Bits of Data
Pause/Resume
Functionality
Encryption or Decryption at Will
Provides Redundant Security
to
Continue
Core Verification
Actel-Developed Simulation Testbench Verifies
CoreAES128 against Tests Available on the
National Institute of Standards and Technology
(NIST) Website:
http://csrc.nist.gov/encryption/aes/rijndael/
User Can Easily Modify Testbench Using Existing
Format to Add Custom Tests
Contents
General Description ................................................... 2
CoreAES128 Device Requirements ............................ 4
CoreAES128 Verification ............................................ 4
I/O Signal Descriptions ............................................... 4
CoreAES128 Initialization .......................................... 4
CoreAES128 Operation .............................................. 4
Cipher Key Expansion ................................................ 6
Encryption .................................................................. 7
Decryption .................................................................. 8
Pause/Resume ............................................................. 9
Clear/Abort ............................................................... 10
Modes of Operation ................................................ 10
Ordering Information .............................................. 11
Export Restrictions ................................................... 11
List of Changes ......................................................... 12
Datasheet Categories ............................................... 12
Supported Families
Fusion
ProASIC3/E
ProASIC
PLUS®
Axcelerator
®
Core Deliverables
Evaluation Version
Compiled RTL Simulation Model Fully
Supported in Actel Libero
®
Integrated Design
Environment (IDE)
Structural Verilog and VHDL Netlists (with and
without I/O Pads) Compatible with the Actel
Designer Software Place-and-Route Tool
Netlist Version
December 2005
© 2005 Actel Corporation
v 4 .0
1

COREAES128-EV相似产品对比

COREAES128-EV COREAES128 COREAES128-AN COREAES128-SN COREAES128-UR COREAES128-AR COREAES128-SR
描述 CoreAES128 CoreAES128 CoreAES128 CoreAES128 CoreAES128 CoreAES128 CoreAES128

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2328  2505  1048  1642  1303  30  42  35  33  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved