电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1383CV25

产品描述18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
文件大小505KB,共35页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1383CV25概述

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM

文档预览

下载PDF文档
CY7C1381CV25
CY7C1383CV25
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Features
• Supports 133-MHz bus operations
• 512K X 36/1M X 18 common I/O
• 2.5V +/–5% core power supply (V
DD
)
• 2.5V I/O supply (V
DDQ
)
• Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
• Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP,119-ball BGA
and 165-ball fBGA packages
• JTAG boundary scan for BGA and fBGA packages
• “ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1381CV25/CY7C1383CV25 is a 2.5V, 512K x 36
and 1M x 18 Synchronous Flow through SRAMs, respectively
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3[2]
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1381CV25/CY7C1383CV25 allows either inter-
leaved or linear burst sequences, selected by the MODE input
pin. A HIGH selects an interleaved burst sequence, while a
LOW selects a linear burst sequence. Burst accesses can be
initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement
(ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1381CV25/CY7C1383CV25 operates from a +2.5V
core power supply. All outputs also operate with a +2.5 supply.
All
inputs
and
outputs
are
JEDEC-standard
JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
117 MHz
7.5
190
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05241 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised April 19, 2004

CY7C1383CV25相似产品对比

CY7C1383CV25
描述 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
【EE团】铁电MSP-EXP430FR5739低价来袭,让你的夏日清凉到底!(已结束)
开发板名称:铁电MSP-EXP430FR5739团购时间:5月8日14:00-5月15日14:00团购数量:100块价格:72元活动页面:https://www.eeworld.com.cn/eetuan/20120508/index.php团购资格:在活动开始前在T ......
EEWORLD社区 微控制器 MCU
CCS5.5&DSP/BIOS的搭建步骤
如何在CCS5.5环境中一步一步的搭建起来DSP/BIOS应用系统。 用一个简单的例子讲开。 注:编译通过后你可以在左侧工程导航栏的 Debug文件夹下看到一系列 DSP/BOS所创建的文件,如 testof_cc文 ......
fish001 微控制器 MCU
欲购买MTK开发板
我现在想研究一下在MTK下的开发,现在想购买一块MTK开发板,有预售者可和我用QQ联系331901119 (9:30~17:30均在线)...
lxg69 嵌入式系统
CEPC选择"Enable Kernel Debugger"后出现错误
1.我用CEPC创建了一个工程,但是发现使用KITL和"Enable Full Kernel Mode"项后,是可以启动的 2.增加"Enable Kernel Debugger"项后,CEPC无法起来 弹出"The Debugger KITL packet receive has ......
scliujun 嵌入式系统
新手发帖,坛子里的51板子有问题?
SOSO姐,TIANKAI大哥。首先谢谢你们的板子。虽然到现在还用不上,但是通过这几天自己的摆弄,对51有了初步的认识。 51MUC内部结构还不是很懂,但是对咱坛子里的板子原理,我是了解的很深了。现 ......
a7972766 51单片机
高速 PCB 设计指南之二(二)
2、 BGA 与 CAP BGA封装已经发展到满足现在的焊接安装技术。塑料与陶瓷BGA元件具有相对广泛 的接触间距(1.50,1.27和1.00mm),而相对而言,芯片规模的BGA栅格 间距 ......
ohahaha PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1438  2443  225  1746  243  35  31  23  5  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved