电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

KM44V16004BJ-6

产品描述EDO DRAM, 16MX4, 60ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32
产品类别存储    存储   
文件大小421KB,共21页
制造商SAMSUNG(三星)
官网地址http://www.samsung.com/Products/Semiconductor/
下载文档 详细参数 全文预览

KM44V16004BJ-6概述

EDO DRAM, 16MX4, 60ns, CMOS, PDSO32, 0.400 INCH, PLASTIC, SOJ-32

KM44V16004BJ-6规格参数

参数名称属性值
零件包装代码SOJ
包装说明SOJ,
针数32
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式FAST PAGE WITH EDO
最长访问时间60 ns
其他特性CAS BEFORE RAS/RAS ONLY/HIDDEN REFRESH
JESD-30 代码R-PDSO-J32
长度20.96 mm
内存密度67108864 bit
内存集成电路类型EDO DRAM
内存宽度4
功能数量1
端口数量1
端子数量32
字数16777216 words
字数代码16000000
工作模式ASYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织16MX4
封装主体材料PLASTIC/EPOXY
封装代码SOJ
封装形状RECTANGULAR
封装形式SMALL OUTLINE
认证状态Not Qualified
座面最大高度3.76 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式J BEND
端子节距1.27 mm
端子位置DUAL
宽度10.16 mm
Base Number Matches1

文档预览

下载PDF文档
KM44V16004B, KM44V16104B
CMOS DRAM
16M x 4bit CMOS Dynamic RAM with Extended Data Out
DESCRIPTION
This is a family of 16,777,216 x 4 bit Extended Data Out Mode CMOS DRAMs. Extended Data Out Mode offers high speed random
access of memory cells within the same row. Refresh cycle(4K Ref. or 8K Ref.), access time (-45, -5, or -6), power consumption(Normal
or Low power) are optional features of this family. All of this family have CAS-before-RAS refresh, RAS-only refresh and Hidden refresh
capabilities. Furthermore, Self-refresh operation is available in L-version. This 16Mx4 EDO Mode DRAM family is fabricated using Sam-
sung′s advanced CMOS process to realize high band-width, low power consumption and high reliability.
FEATURES
• Part Identification
- KM44V16004B/B-L(3.3V, 8K Ref.)
- KM44V16104B/B-L(3.3V, 4K Ref.)
Active Power Dissipation
Unit : mW
Speed
-45
-5
-6
Refresh Cycles
Part
NO.
KM44V16004B*
KM44V16104B
Refresh
cycle
8K
4K
Refresh time
Normal
64ms
L-ver
128ms
RAS
CAS
W
• Extended Data Out Mode operation
• CAS-before-RAS refresh capability
• RAS-only and Hidden refresh capability
• Self-refresh capability (L-ver only)
• Fast parallel test mode capability
• LVTTL(3.3V) compatible inputs and outputs
• Early Write or output enable controlled write
• JEDEC Standard pinout
• Available in Plastic SOJ and TSOP(II) packages
• +3.3V±0.3V power supply
4K
468
432
396
8K
360
324
288
FUNCTIONAL BLOCK DIAGRAM
Control
Clocks
Vcc
Vss
VBB Generator
Refresh Control
Refresh Counter
Memory Array
16,777,216 x 4
Cells
Sense Amps & I/O
* Access mode & RAS only refresh mode
: 8K cycle/64ms(Normal), 8K cycle/128ms(L-ver.)
CAS-before-RAS & Hidden refresh mode
: 4K cycle/64ms(Normal), 4K cycle/128ms(L-ver.)
Performance Range
Speed
-45
-5
-6
Refresh Timer
Row Decoder
Data in
Buffer
DQ0
to
DQ3
Data out
Buffer
t
RAC
45ns
50ns
60ns
t
CAC
12ns
13ns
15ns
t
RC
74ns
84ns
104ns
t
HPC
17ns
20ns
25ns
A0~A12
(A0~A11)*1
A0~A10
(A0~A11)*1
Row Address Buffer
Col. Address Buffer
Column Decoder
Note) *1 : 4K Refresh
SAMSUNG ELECTRONICS CO., LTD.
reserves the right to
change products and specifications without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1169  2366  1660  506  954  13  45  43  47  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved