电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS816218DD-250VT

产品描述Cache SRAM, 1MX18, 5.5ns, CMOS, PBGA165, FPBGA-165
产品类别存储   
文件大小539KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS816218DD-250VT概述

Cache SRAM, 1MX18, 5.5ns, CMOS, PBGA165, FPBGA-165

GS816218DD-250VT规格参数

参数名称属性值
厂商名称GSI Technology
零件包装代码BGA
包装说明LBGA,
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间5.5 ns
其他特性ALSO OPERATES AT 2.5V
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS816218/36D(B/D)-xxxV
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119- and 165-bump BGA packages
• RoHS-compliant packages available
1M x 18, 512K x 36
18Mb S/DCD Sync Burst SRAMs
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
SCD and DCD Pipelined Reads
The GS816218/36D-xxxV is a SCD (Single Cycle Deselect) and
DCD (Dual Cycle Deselect) pipelined synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. SCD SRAMs pipeline deselect commands one stage
less than read commands. SCD RAMs begin turning off their
outputs immediately after the deselect command has been
captured in the input registers. DCD RAMs hold the deselect
command for one full cycle and then begin turning off their
outputs just after the second rising edge of clock. The user may
configure this SRAM for either mode of operation using the SCD
mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write control
inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ low)
for multi-drop bus applications and normal drive strength (ZQ
floating or high) point-to-point applications. See the Output Driver
Characteristics chart for details.
Core and Interface Voltages
The GS816218/36D-xxxV operates on a 1.8 V or 2.5 V power
supply. All inputs are 1.8 V or 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 1.8 V or 2.5 V compatible.
Applications
The GS816218/36D-xxxV is an
18,874,368
-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no degradation of chip performance.
Functional Description
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
305
360
5.0
5.0
235
265
-250
3.0
4.0
245
285
5.5
5.5
215
245
-200
3.0
5.0
205
235
6.5
6.5
205
225
-150
3.8
6.7
175
195
7.5
7.5
190
205
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03b 9/2013
1/36
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
如果你有孩子你会给他买益智电路玩具吗?
如今孩子的玩具越来越高大上了,不知道电子工程师们都给孩子选些什么玩具呢:puzzle: 记得我小时候,拆的第一个东西就是家里的干电池型手电筒:pleased:,就是这种 170172 然后用一根铜丝接 ......
eric_wang 聊聊、笑笑、闹闹
用C语言实现高效嵌入式系统编程
用C语言实现高效嵌入式系统编程 用高级语言C进行嵌入式系统的编程有着汇编语言编程不可比拟的优势,并已成为未来必然的发展趋势,本文根据作者的实际开发经验,以KEILC51为开发工具,首先介 ......
tiankai001 下载中心专版
AT89c2051 中文资料
AT89c2051 中文资料...
z1z1z1z1z1 51单片机
试用报告4-关于人脸检测的具体操作步骤
前些帖子介绍了人脸检测的一些相关的资料,下面这个帖子就具体步骤进行介绍: 要实现人脸检测必须从硬件和软件入手: 硬件方面: 1、在开始菜单中启动xilinx platform studio 11.1(因为本实 ......
qixiangyujj FPGA/CPLD
出金属膜电阻一堆
一盒如图,金属膜电阻,各种阻值。老货。打包20,运费自理。309117309118 ...
zca123 淘e淘
随机函数:rand和srand的用法
首先我们要对rand&srand有个总体的看法:srand初始化随机种子,rand产生随机数,下面将详细说明。 rand(产生随机数) 表头文件: #include<stdlib.h> 定义函数 :int rand(void) 函 ......
fish001 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1153  568  1114  743  1926  24  12  23  15  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved