电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AHC273BQ,115

产品描述触发器 OCTAL D FLIP-FLOP
产品类别逻辑    逻辑   
文件大小606KB,共19页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 全文预览

74AHC273BQ,115概述

触发器 OCTAL D FLIP-FLOP

74AHC273BQ,115规格参数

参数名称属性值
Brand NameNexperia
是否Rohs认证符合
厂商名称Nexperia
零件包装代码QFN
包装说明HVQCCN,
针数20
制造商包装代码SOT764-1
Reach Compliance Codecompliant
Samacsys Description74AHC(T)273 - Octal D-type flip-flop with reset; positive-edge trigger@en-us
系列AHC/VHC/H/U/V
JESD-30 代码R-PQCC-N20
JESD-609代码e4
长度4.5 mm
逻辑集成电路类型D FLIP-FLOP
湿度敏感等级1
位数8
功能数量1
端子数量20
最高工作温度125 °C
最低工作温度-40 °C
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装形状RECTANGULAR
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
传播延迟(tpd)21.5 ns
认证状态Not Qualified
座面最大高度1 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度2.5 mm
最小 fmax100 MHz

文档预览

下载PDF文档
74AHC273; 74AHCT273
Octal D-type flip-flop with reset; positive-edge trigger
Rev. 03 — 13 May 2008
Product data sheet
1. General description
The 74AHC273; 74AHCT273 is a high-speed Si-gate CMOS device and is pin compatible
with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard
No. 7-A.
The 74AHC273; 74AHCT273 has eight edge-triggered, D-type flip-flops with individual D
inputs and Q outputs.
The common clock (CP) and master reset (MR) inputs, load and reset (clear) all flip-flops
simultaneously.
The state of each D input, one set-up time before the LOW-to-HIGH clock transition, is
transferred to the corresponding output (Qn) of the flip-flop.
All outputs will be forced LOW, independent of clock or data inputs, by a LOW on the MR
input.
The device is useful for applications where only the true output is required and the clock
and master reset are common to all storage elements.
2. Features
I
I
I
I
I
I
Balanced propagation delays
All inputs have Schmitt-trigger actions
Inputs accept voltages higher than V
CC
Ideal buffer for MOS microcontroller or memory
Common clock and master reset
Related product versions:
N
74AHC377; 74AHCT377 for clock enable version
N
74AHC373; 74AHCT373 for transparent latch version
N
74AHC374; 74AHCT374 for 3-state version
Input levels:
N
For 74AHC273: CMOS level
N
For 74AHCT273: TTL level
ESD protection:
N
HBM EIA/JESD22-A114E exceeds 2000 V
N
MM EIA/JESD22-A115-A exceeds 200 V
N
CDM EIA/JESD22-C101C exceeds 1000 V
Multiple package options
Specified from
−40 °C
to +85
°C
and from
−40 °C
to +125
°C
I
I
I
I

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1872  1652  2875  804  1384  38  34  58  17  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved