电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5397B-A-GM

产品描述时钟合成器/抖动清除器 Quad PLL jitter attenuator with ext crystal: 8-outputs up to 350 MHz; integer+fractional synthesis
产品类别半导体    时钟和计时器IC    时钟合成器/抖动清除器   
文件大小1MB,共53页
制造商Silicon Labs(芯科实验室)
官网地址https://www.silabs.com
标准
下载文档 详细参数 选型对比 全文预览

SI5397B-A-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5397B-A-GM - - 点击查看 点击购买

SI5397B-A-GM概述

时钟合成器/抖动清除器 Quad PLL jitter attenuator with ext crystal: 8-outputs up to 350 MHz; integer+fractional synthesis

SI5397B-A-GM规格参数

参数名称属性值
厂商名称Silicon Labs(芯科实验室)
产品种类时钟合成器/抖动清除器
系列Si5397
输出端数量8 Output
输出电平CML, HCSL, LVCMOS, LVDS, LVPECL
最大输出频率720 MHz
最大输入频率750 MHz
安装风格SMD/SMT
封装 / 箱体QFN-64
封装Tray
产品Clock Synthesizers
类型Jitter Attenuating Clock
工厂包装数量260

文档预览

下载PDF文档
Si5397/96 Data Sheet
Dual/Quad DSPLL
Any-Frequency, Any-Output Jitter Attenua-
tors
The Si5397 is a high-performance, 8-output jitter-attenuating clock multiplier which inte-
grates four any-frequency DSPLLs for applications that require maximum integration
and independent timing paths. The Si5396 is a 4-output, dual DSPLL version in a
smaller package. Each DSPLL has access to any of the four inputs and can provide
low jitter clocks on any of the device outputs. Based on 4
th
generation DSPLL technolo-
gy, these devices provide any-frequency conversion with typical jitter performance of
95 fs. Each DSPLL supports independent free-run, holdover modes of operation, as
well as automatic and hitless input clock switching. The Si5397/96 is programmable via
a serial interface with in-circuit programmable non-volatile memory so that it always
powers up in a known configuration. Programming the Si5397/96 is easy with Silicon
Labs'
ClockBuilder Pro
software. Factory pre-programmed devices are also available.
KEY FEATURES
• Each DSPLL generates any output
frequency from any input frequency
• Four or two DSPLLs to synchronize to
multiple time domains
• Ultra-low phase jitter of 95 fs rms
• Enhanced hitless switching minimizes
output phase transients
• Input frequency range:
• Differential: 8 kHz to 750 MHz
• LVCMOS: 8 kHz to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 720 MHz
• LVCMOS: 100 Hz 250 MHz
• Status Monitoring
• Option for integrated reference
• Si5397: 4 input, 8 output, 64-QFN 9×9 mm
• Si5396: 4 input, 4 output, 44-QFN 7×7 mm
• Drop-in compatible with Si5347/46
Applications
• OTN Muxponders and Transponders
• 10/40/100/400GbE
• Synchronous Ethernet (ITU-T G.8262)
• 10/25/100G Carrier Ethernet switches
• Broadcast video
Integrated
Reference*
IN0
4 Input
Clocks
IN1
IN2
IN3
÷FRAC
÷FRAC
÷FRAC
÷FRAC
DSPLL A
DSPLL B
DSPLL C
DSPLL D
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5396A/B
Si5397C/D
Si5397A/B
Status Flags
I
2
C / SPI
Status Monitor
Control
NVM
*Future product (J/K/L/M). Si539x A/B/C/D grades have external reference (XTAL or XO)
silabs.com
| Building a more connected world.
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
Preliminary Rev. 0.96

SI5397B-A-GM相似产品对比

SI5397B-A-GM SI5396B-A-GM SI5396A-A-GM SI5397A-A-GM SI5397D-A-GM SI5397C-A-GM
描述 时钟合成器/抖动清除器 Quad PLL jitter attenuator with ext crystal: 8-outputs up to 350 MHz; integer+fractional synthesis 时钟合成器/抖动清除器 Dual PLL jitter attenuator with ext crystal: 4-outputs up to 350 MHz; integer+fractional synthesis 时钟合成器/抖动清除器 Dual PLL jitter attenuator with ext crystal: 4-outputs up to 712.5 MHz; integer+fractional synthesis 时钟合成器/抖动清除器 Quad PLL jitter attenuator with xtal: 8-outputs up to 712.5 MHz; integer+fractional synthesis 时钟合成器/抖动清除器 Quad PLL jitter attenuator with xtal: 4-outputs up to 350 MHz; integer only synthesis 时钟合成器/抖动清除器 Quad PLL jitter attenuator with ext crystal: 4-outputs up to 712.5 MHz; integer only synthesis
厂商名称 Silicon Labs(芯科实验室) Silicon Labs(芯科实验室) Silicon Labs(芯科实验室) Silicon Labs(芯科实验室) Silicon Labs(芯科实验室) Silicon Labs(芯科实验室)
产品种类 时钟合成器/抖动清除器 时钟合成器/抖动清除器 时钟合成器/抖动清除器 时钟合成器/抖动清除器 时钟合成器/抖动清除器 时钟合成器/抖动清除器
系列 Si5397 Si5396 Si5396 Si5397 Si5397 Si5397
输出端数量 8 Output 4 Output 4 Output 8 Output 8 Output 8 Output
输出电平 CML, HCSL, LVCMOS, LVDS, LVPECL CML, HCSL, LVCMOS, LVDS, LVPECL CML, HCSL, LVCMOS, LVDS, LVPECL CML, HCSL, LVCMOS, LVDS, LVPECL CML, HCSL, LVCMOS, LVDS, LVPECL CML, HCSL, LVCMOS, LVDS, LVPECL
最大输出频率 720 MHz 720 MHz 720 MHz 720 MHz 720 MHz 720 MHz
最大输入频率 750 MHz 750 MHz 750 MHz 750 MHz 750 MHz 750 MHz
安装风格 SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体 QFN-64 QFN-44 QFN-44 QFN-64 QFN-64 QFN-64
封装 Tray Tray Tray Tray Tray Tray
产品 Clock Synthesizers Clock Synthesizers Clock Synthesizers Clock Synthesizers Clock Synthesizers Clock Synthesizers
类型 Jitter Attenuating Clock Jitter Attenuating Clock Jitter Attenuator Jitter Attenuator Jitter Attenuating Clock Jitter Attenuating Clock
工厂包装数量 260 260 260 260 260 260

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1411  1369  1309  1399  276  29  28  27  6  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved