IRL540S, SiHL540S
Vishay Siliconix
Power MOSFET
PRODUCT SUMMARY
V
DS
(V)
R
DS(on)
()
Q
g
(Max.) (nC)
Q
gs
(nC)
Q
gd
(nC)
Configuration
V
GS
= 5 V
64
9.4
27
Single
D
FEATURES
100
0.077
•
Halogen-free According to IEC 61249-2-21
Definition
• Surface Mount
• Available in Tape and Reel
• Dynamic dV/dt Rating
• Repetitive Avalanche Rated
• Logic-Level Gate Drive
• R
DS(on)
Specified at V
GS
= 4 V and 5 V
• 175 °C Operating Temperature
• Compliant to RoHS Directive 2002/95/EC
DESCRIPTION
Third generation Power MOSFETs from Vishay provide the
designer with the best combination of fast switching,
ruggedized device design, low on-resistance and
cost-effectiveness.
The D
2
PAK (TO-263) is a surface mount power package
capable of accommodating die size up to HEX-4. It provides
the highest power capability and the lowest possible
on-resistance in any existing surface mount package. The
D
2
PAK (TO-263) is suitable for high current applications
because of its low internal connection resistance and can
dissipate up to 2.0 W in a typical surface mount application.
D
2
PAK (TO-263)
G
G D
S
S
N-Channel MOSFET
ORDERING INFORMATION
Package
Lead (Pb)-free and Halogen-free
Lead (Pb)-free
Note
a. See device orientation.
D
2
PAK (TO-263)
SiHL540S-GE3
IRL540SPbF
SiHL540S-E3
D
2
PAK (TO-263)
SiHL540STRL-GE3
a
IRL540STRLPbF
a
SiHL540STL-E3
a
ABSOLUTE MAXIMUM RATINGS
(T
C
= 25 °C, unless otherwise noted)
PARAMETER
Drain-Source Voltage
Gate-Source Voltage
Continuous Drain Current
Pulsed Drain
Linear Derating Factor
Linear Derating Factor (PCB Mount)
e
Single Pulse Avalanche Energy
b
Avalanche Current
a
Repetiitive Avalanche Energy
a
Maximum Power Dissipation
Current
a
V
GS
at 5 V
T
C
= 25 °C
T
C
= 100 °C
SYMBOL
V
DS
V
GS
I
D
I
DM
LIMIT
100
± 10
28
20
110
1.0
0.025
440
28
15
150
3.7
5.5
- 55 to + 175
300
d
UNIT
V
A
W/°C
mJ
A
mJ
W
V/ns
°C
E
AS
I
AR
E
AR
T
C
= 25 °C
T
A
= 25 °C
P
D
Maximum Power Dissipation (PCB
dV/dt
Peak Diode Recovery dV/dt
c
Operating Junction and Storage Temperature Range
T
J
, T
stg
Soldering Recommendations (Peak Temperature)
for 10 s
Notes
a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
b. V
DD
= 25 V, starting T
J
= 25 °C, L = 841 μH, R
g
= 25
,
I
AS
= 28 A (see fig. 12).
c. I
SD
28 A, dI/dt
170 A/μs, V
DD
V
DS
, T
J
175 °C.
d. 1.6 mm from case.
e. When mounted on 1" square PCB (FR-4 or G-10 material).
Mount)
e
* Pb containing terminations are not RoHS compliant, exemptions may apply
Document Number: 90386
S11-1045-Rev. C, 30-May-11
www.vishay.com
1
This document is subject to change without notice.
THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
IRL540S, SiHL540S
Vishay Siliconix
THERMAL RESISTANCE RATINGS
PARAMETER
Maximum Junction-to-Ambient
Maximum Junction-to-Ambient
(PCB Mount)
a
Maximum Junction-to-Case (Drain)
SYMBOL
R
thJA
R
thJA
R
thJC
TYP.
-
-
-
MAX.
62
40
1.0
°C/W
UNIT
Note
a. When mounted on 1" square PCB (FR-4 or G-10 material).
SPECIFICATIONS
(T
J
= 25 °C, unless otherwise noted)
PARAMETER
Static
Drain-Source Breakdown Voltage
V
DS
Temperature Coefficient
Gate-Source Threshold Voltage
Gate-Source Leakage
Zero Gate Voltage Drain Current
V
DS
V
DS
/T
J
V
GS(th)
I
GSS
I
DSS
R
DS(on)
g
fs
C
iss
C
oss
C
rss
Q
g
Q
gs
Q
gd
t
d(on)
t
r
t
d(off)
t
f
L
D
L
S
Between lead,
6 mm (0.25") from
package and center of
die contact
D
SYMBOL
TEST CONDITIONS
MIN.
TYP.
MAX.
UNIT
V
GS
= 0, I
D
= 250 μA
Reference to 25 °C, I
D
= 1 mA
V
DS
= V
GS
, I
D
= 250 μA
V
GS
= ± 10 V
V
DS
= 100 V, V
GS
= 0 V
V
DS
= 80 V, V
GS
= 0 V, T
J
= 150 °C
V
GS
= 5 V
V
GS
= 4 V
I
D
= 17 A
b
I
D
= 14 A
b
100
-
1.0
-
-
-
-
-
12
-
0.12
-
-
-
-
-
-
-
-
-
2.0
± 100
25
250
0.077
0.11
-
V
V/°C
V
nA
μA
Drain-Source On-State Resistance
Forward Transconductance
Dynamic
Input Capacitance
Output Capacitance
Reverse Transfer Capacitance
Total Gate Charge
Gate-Source Charge
Gate-Drain Charge
Turn-On Delay Time
Rise Time
Turn-Off Delay Time
Fall Time
Internal Drain Inductance
Internal Source Inductance
Drain-Source Body Diode Characteristics
Continuous Source-Drain Diode Current
Pulsed Diode Forward Current
a
Body Diode Voltage
Body Diode Reverse Recovery Time
Body Diode Reverse Recovery Charge
Forward Turn-On Time
S
V
DS
= 50 V, I
D
= 17 A
b
V
GS
= 0 V,
V
DS
= 25 V,
f = 1.0 MHz, see fig. 5
-
-
-
-
2200
560
140
-
-
-
8.5
170
35
80
4.5
7.5
-
-
-
64
9.4
27
-
-
-
-
-
nH
-
ns
nC
pF
V
GS
= 5 V
I
D
= 28 A, V
DS
= 80 V,
see fig. 6 and 13
b
-
-
-
V
DD
= 50 V, I
D
= 28 A,
R
g
= 9.0
,
R
D
= 1.7
,
see fig. 10
b
-
-
-
-
-
G
S
I
S
I
SM
V
SD
t
rr
Q
rr
t
on
MOSFET symbol
showing the
integral reverse
p - n junction diode
D
-
-
-
-
-
-
-
-
200
1.7
28
A
110
2.5
260
2.9
V
ns
μC
G
S
T
J
= 25 °C, I
S
= 28 A, V
GS
= 0 V
b
T
J
= 25 °C, I
F
= 28 A, dI/dt = 100 A/μs
b
Intrinsic turn-on time is negligible (turn-on is dominated by L
S
and L
D
)
Notes
a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
b. Pulse width
300 μs; duty cycle
2 %.
www.vishay.com
2
Document Number: 90386
S11-1045-Rev. C, 30-May-11
This document is subject to change without notice.
THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
IRL540S, SiHL540S
Vishay Siliconix
TYPICAL CHARACTERISTICS
(25 °C, unless otherwise noted)
Fig. 1 - Typical Output Characteristics, T
C
= 25 °C
Fig. 3 - Typical Transfer Characteristics
Fig. 2 - Typical Output Characteristics, T
C
= 175 °C
Fig. 4 - Normalized On-Resistance vs. Temperature
Document Number: 90386
S11-1045-Rev. C, 30-May-11
www.vishay.com
3
This document is subject to change without notice.
THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
IRL540S, SiHL540S
Vishay Siliconix
Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage
Fig. 7 - Typical Source-Drain Diode Forward Voltage
Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage
Fig. 8 - Maximum Safe Operating Area
www.vishay.com
4
Document Number: 90386
S11-1045-Rev. C, 30-May-11
This document is subject to change without notice.
THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
IRL540S, SiHL540S
Vishay Siliconix
V
DS
V
GS
R
g
R
D
D.U.T.
+
- V
DD
5V
Pulse width
≤
1 µs
Duty factor
≤
0.1 %
Fig. 10a - Switching Time Test Circuit
V
DS
90 %
10 %
V
GS
t
d(on)
t
r
t
d(off)
t
f
Fig. 9 - Maximum Drain Current vs. Case Temperature
Fig. 10b - Switching Time Waveforms
Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case
L
Vary t
p
to obtain
required I
AS
R
g
V
DS
t
p
V
DD
D.U.T.
I
AS
5V
t
p
0.01
Ω
I
AS
Fig. 12b - Unclamped Inductive Waveforms
V
DS
+
-
V
DD
V
DS
Fig. 12a - Unclamped Inductive Test Circuit
Document Number: 90386
S11-1045-Rev. C, 30-May-11
www.vishay.com
5
This document is subject to change without notice.
THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000