电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B01300-GMR

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5335D-B01300-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B01300-GMR - - 点击查看 点击购买

SI5335D-B01300-GMR概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B01300-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
安路SF1系列FPGA(一)两种方式点灯与串口通信-1
本帖最后由 瓜弟 于 2023-2-23 22:29 编辑 1、带硬核RISCV的FPGA:SF1系列简介 RISCV32IMCA(整数乘除、压缩指令、原子指令)指令集的硬核,可见该硬核目标应用为逻辑管理类,非计算密 ......
瓜弟 国产芯片交流
ChatGPT有哪些竞争对手
今天在一个群里看到的分享,ChatGPT都有哪些竞争对手,大家可以看看 678505 ...
okhxyyo 无线连接
健康管理师证书拿到啦
本帖最后由 1nnocent 于 2023-2-24 17:11 编辑 今天拿到健康管理师证书了。 下一步是申请补贴,还没交满36个月社保不能申请2000的补贴,只交了一年多1500的补贴,报名费加上托机构考试 ......
1nnocent 聊聊、笑笑、闹闹
看见公众号还要付费看这个,于是就查了一下 ,志同道合的讨论一下
板级低噪放和芯片级低噪放的一些小区别 板级低噪放(Low Noise Amplifier, LNA)和芯片级低噪放(Integrated Low Noise Amplifier, ILNA)都是用于放大微弱信号的放大器,但它们有以下一些小 ......
btty038 无线连接
【GD32E503评测】——step02.拿国产M33跑个分吧
【GD32E50x系列性能简介】 GD32E5系列基于最新Armv8-M架构的Cortex-M33内核,处理器主频最高可达180MHz,内置硬件乘/除法器并提供了完整的DSP指令集和单精度浮点运算单元(FPU),还配备了全 ......
yang377156216 国产芯片交流
迅为4412开发板Linux字符设备控制(二)
17.3字符类 Buzzer蜂鸣器 和 led 灯类似,蜂鸣器的设备节点也是在/dev 目录下,如下图所示。 527281 蜂鸣器的硬件和 led 灯类似,如下图所示。 527282如上图所示。 原理图很容易理解,如果 ......
遥寄山川 ARM技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1166  1113  2089  2473  2110  17  19  51  54  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved