电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ACTQ541PC

产品描述IC BUF NON-INVERT 5.5V 20DIP
产品类别半导体    逻辑   
文件大小163KB,共7页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 选型对比 全文预览

74ACTQ541PC在线购买

供应商 器件名称 价格 最低购买 库存  
74ACTQ541PC - - 点击查看 点击购买

74ACTQ541PC概述

IC BUF NON-INVERT 5.5V 20DIP

74ACTQ541PC规格参数

参数名称属性值
逻辑类型缓冲器,非反向
元件数1
每元件位数8
输出类型三态
电流 - 输出高,低24mA,24mA
电压 - 电源4.5 V ~ 5.5 V
工作温度-40°C ~ 85°C(TA)
安装类型通孔
封装/外壳20-DIP(0.300",7.62mm)
供应商器件封装20-PDIP

文档预览

下载PDF文档
74ACTQ541 Quiet Series Octal Buffer/Line Driver with 3-STATE Outputs
March 1993
Revised November 1999
74ACTQ541
Quiet Series Octal Buffer/Line Driver
with 3-STATE Outputs
General Description
The 74ACTQ541 is an octal buffer/line driver designed to
be employed as memory and address drivers, clock drivers
and bus oriented transmitter/receivers.
This device is similar in function to the 74ACTQ244 while
providing flow-through architecture (inputs on opposite side
from outputs). This pinout arrangement makes this device
especially useful as an output port for microprocessors,
allowing ease of layout and greater PC board density.
The 74ACTQ541 utilizes FACT Quiet Series technology
to guarantee quiet output switching and improved dynamic
threshold performance. FACT Quiet Series features GTO
output control and undershoot corrector in addition to split
ground bus for superior performance.
Features
s
I
CC
and I
OZ
reduced by 50%
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
s
Guaranteed pin-to-pin skew AC performance
s
Inputs and outputs on opposite sides of package for
easy board layout
s
Non-inverting 3-STATE outputs
s
Guaranteed 4 kV minimum ESD immunity
s
TTL compatible inputs
s
Outputs source/sink 24 mA
Ordering Code:
Order Number
74ACTQ541SC
74ACTQ541MTC
74ACTQ541PC
Package Number
M20B
MTC20
N20A
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the order code.
Logic Symbol
IEEE/IEC
Connection Diagram
Pin Descriptions
Pin Name
OE
1
– OE
2
I
0
–I
7
O
1
– O
7
Pin Description
3-STATE Output Enable (Active-LOW)
Inputs
Outputs
Truth Table
Inputs
OE
1
L
H
X
L
OE
2
L
X
H
L
Outputs
I
H
X
X
L
H
Z
Z
L
H
=
HIGH Voltage Level
L
=
LOW Voltage Level
FACT, FACT Quiet Series and GTO are trademarks of Fairchild Semiconductor Corporation.
X
=
Immaterial
Z
=
High Impedance
© 1999 Fairchild Semiconductor Corporation
DS010932
www.fairchildsemi.com

74ACTQ541PC相似产品对比

74ACTQ541PC 74ACTQ541MTCX 74ACTQ541SCX 74ACTQ541SC 74ACTQ541MTC
描述 IC BUF NON-INVERT 5.5V 20DIP IC BUF NON-INVERT 5.5V 20TSSOP IC BUF NON-INVERT 5.5V 20SOIC IC BUF NON-INVERT 5.5V 20SOIC IC BUF NON-INVERT 5.5V 20TSSOP
逻辑类型 缓冲器,非反向 缓冲器,非反向 缓冲器,非反向 缓冲器,非反向 缓冲器,非反向
元件数 1 1 1 1 1
每元件位数 8 8 8 8 8
输出类型 三态 三态 三态 三态 三态
电流 - 输出高,低 24mA,24mA 24mA,24mA 24mA,24mA 24mA,24mA 24mA,24mA
电压 - 电源 4.5 V ~ 5.5 V 4.5 V ~ 5.5 V 4.5 V ~ 5.5 V 4.5 V ~ 5.5 V 4.5 V ~ 5.5 V
工作温度 -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) -40°C ~ 85°C(TA) -40°C ~ 85°C(TA)
安装类型 通孔 表面贴装 表面贴装 表面贴装 表面贴装
封装/外壳 20-DIP(0.300",7.62mm) 20-TSSOP(0.173",4.40mm 宽) 20-SOIC(0.295",7.50mm 宽) 20-SOIC(0.295",7.50mm 宽) 20-TSSOP(0.173",4.40mm 宽)
供应商器件封装 20-PDIP 20-TSSOP 20-SOIC 20-SOIC 20-TSSOP

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1923  1386  952  2649  1551  9  36  54  51  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved