电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5383A-D07165-GMR

产品描述3-PLL NETWORK SYNCHRONIZER WITH
产品类别半导体    模拟混合信号IC   
文件大小918KB,共55页
制造商Silicon Laboratories Inc
下载文档 全文预览

SI5383A-D07165-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5383A-D07165-GMR - - 点击查看 点击购买

SI5383A-D07165-GMR概述

3-PLL NETWORK SYNCHRONIZER WITH

文档预览

下载PDF文档
Si5383/84 Rev D Data Sheet
Network Synchronizer Clocks Supporting 1 PPS to 750 MHz
Inputs
The Si5383/84 combines the industry’s smallest footprint and lowest power network syn-
chronizer clock with unmatched frequency synthesis flexibility and ultra-low jitter. The
Si5383/84 is ideally suited for wireless backhaul, IP radio, small and macro cell wireless
communications systems, and data center switches requiring both traditional and packet
based network synchronization.
The three independent DSPLLs are individually configurable as a SyncE PLL, IEEE 1588
DCO, or a general-purpose PLL for processor/FPGA clocking. The Si5383/84 can also
be used in legacy SETS systems needing Stratum 3/3E compliance. In addition, locking
to a 1 PPS input frequency is available on DSPLL D. The DCO mode provides precise
timing adjustment to 1 part per trillion (ppt). The unique design of the Si5383/84 allows
the device to accept a TCXO/OCXO reference with a wide frequency range, and the ref-
erence clock jitter does not degrade the output performance. The Si5383/84 is configura-
ble via a serial interface and programming the Si5383/84 is easy with ClockBuilder Pro
software. Factory pre-programmed devices are also available.
Applications
• Synchronous Ethernet (SyncE) ITU-T G.8262 EEC Option 1 & 2
• Telecom Grand Master Clock (T-GM) as defined by ITU-T G.8273.1
• Telecom Boundary Clock and Slave Clock (T-BC, T-TSC) as defined by ITU-T G.
8273.2
• IEEE 1588 (PTP) slave clock synchronization
• Stratum 3/3E, G.812, G.813, GR-1244, GR-253 network synchronization
• 1 Hz/1 PPS Clock Multiplier
XTAL
OCXO/
TCXO
XA REFb
OSC
REF
KEY FEATURES
• One or three independent DSPLLs in a
single monolithic IC supporting flexible
SyncE/IEEE 1588 and SETS architectures
• Input frequency range:
• External crystal: 25-54 MHz
• REF clock: 5-250 MHz
• Diff clock: 8 kHz - 750 MHz
• LVCMOS clock: 1 PPS, 8 kHz - 250
MHz
• Output frequency range:
• Differential: 1 PPS, 100 Hz - 718.5 MHz
• LVCMOS: 1 PPS, 100 Hz - 250 MHz
• Ultra-low jitter of less than 150 fs
XB
Si5383/84
IN4
IN3
DSPLL
D
Si5384
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
OUT0
OUT1
OUT2
OUT3
OUT4
OUT5
OUT6
IN1
IN0
÷FRAC
÷FRAC
I
2
C
FLASH
Control/
Status
DSPLL A
DSPLL C
÷INT
silabs.com
| Building a more connected world.
Si5383
IN2
÷FRAC
Rev. 1.0
积分电路电容上并电阻的作用
在书(The Art of Electronics)上看到“If the residual drift of the integrator is still too large for a given application, it may be necessary to put a large resistor R2 across C to ......
灞波儿奔 模拟与混合信号
经典书推荐:Android物联网开发从入门到实战 pdf 源码
Android物联网开发从入门到实战 (点击下载)ANDROID物联网开发从入门到实战源码(点击下载) 本书几乎涵盖了当下Android物联网开发的绝大多数内容,讲解方法通俗易懂并且详细,不但适合应用高 ......
高进 下载中心专版
自己总结的ucos引发任务调度的情况,求补充,求拍砖
1.最基本的:系统开始运行OSStart()会引发一次调度 2.创建一个新任务时,如果此时系统在运行状态,则引发一次调度。3.某任务调用挂起函数挂起自己后引发一次调度。 4.调用恢复任务函数OSTas ......
h295472204 实时操作系统RTOS
【FR4133搞机】gpio和外部中断
双十一做了个板:https://bbs.eeworld.com.cn/thread-477716-1-1.html 总得用起来 那就对FR4133来学习学习吧 从最基础的开始 GPIO和外部中断吧 硬件撸上 222993 拆机的LED灯 撸上 在了 ......
ljj3166 微控制器 MCU
WIN CE开发问题启蒙,希望得到帮助
谁有好的WIN CE的书籍或课程视频资料,介绍一下,我用VS2005的!最好都有链接地址,可以看看,简介也好!...
38824520 嵌入式系统
女人真正想要的是什么?
女人真正想要的是什么?年轻的亚瑟国王被邻国的伏兵抓获。邻国的君主被亚瑟的年轻和乐观所打动,没有杀他。并承诺只要亚瑟可以回答一个非常难的问题,他就可以给亚瑟自由。亚瑟有一年的时间来思 ......
无所物语 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2003  892  2816  1416  403  20  4  16  15  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved