电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9005ACU7G-18EK

产品描述OSC MEMS
产品类别无源元件   
文件大小333KB,共9页
制造商SiTime
标准
下载文档 全文预览

SIT9005ACU7G-18EK概述

OSC MEMS

文档预览

下载PDF文档
SiT9005
1 to 141 MHz EMI Reduction Oscillator
Features
Applications
Spread spectrum for EMI reduction
Wide spread % option
Center spread: from ±0.125% to ±2%, ±0.125% step size
Down spread: -0.25% to -4% with -0.25% step size
Spread profile option: Triangular, Hershey-kiss
Programmable rise/fall time for EMI reduction: 8 options,
0.25 to 40 ns
Any frequency between 1 MHz and 141 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based XO’s
Excellent total frequency stability as low as ±20 ppm
Operating temperature from -40°C to 85°C.
Low power consumption of 4.0 mA typical at 1.8V
Pin1 modes: Standby, output enable, or spread disable
Fast startup time of 5 ms
LVCMOS output
Industry-standard packages
QFN: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5 mm
2
Contact
SiTime
for SOT23-5 (2.9 x 2.8 mm
2
)
RoHS and REACH compliant, Pb-free, Halogen-free
and Antimony-free
Surveillance camera
IP camera
Industrial motors
Flat panels
Multi function printers
PCI express
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated.
Typical values are at 25°C and 3.3V supply voltage.
Parameters
Output Frequency Range
Symbol
Min.
Typ.
Max.
Unit
Condition
Frequency Range
f
1
141
MHz
Frequency Stability and Aging
Frequency Stability
F_stab
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
OE Disable Current
Idd
I_OD
Standby Current
I_std
1.8
2.5
2.8
3.0
3.3
5.6
5.0
5.0
4.6
2.1
0.4
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
6.5
5.5
6.5
5.2
4.3
1.5
ppm
ppm
ppm
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
µA
µA
No load condition, f = 40 MHz, Vdd = 2.5V to 3.3V
No load condition, f = 40 MHz, Vdd = 1.8V
f = 40 MHz, Vdd = 2.5V to 3.3V, OE = GND, Output in high-Z
state
f = 40 MHz, Vdd = 1.8V, OE = GND, Output in high-Z state
ST
= GND, Vdd = 2.5V to 3.3V, Output is weakly pulled down
ST
= GND, Vdd = 1.8V, Output is weakly pulled down
Inclusive of initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage. Spread = Off.
Operating Temperature Range
Extended Commercial
Industrial
Supply Voltage and Current Consumption
Rev 1.0
September 25, 2017
www.sitime.com
新手提问.开关电源变压器该怎么设计
最近刚开始接触开关电源.准备做一个单端反激开关电源. 看了资料后发现单端反激开关电源的设计关键是变压器. 在这里求助各位高手变压器的设计步骤....
a404612303 模拟与混合信号
关于APB3 总线的SPI转I2S
有人实现过这个模块吗?能给点建议吗?...
zydzjy FPGA/CPLD
wince驱动 之 中断问题
最近在学习中断驱动,有几点不明白,向大家请教: 1、在wince 中断里,逻辑中断号和事件关联,那么该事件是如何被触发的呢?需要人为干预吗? 2、某一类型的中断,比如I2C中断,isr_IIC对应 ......
fiona007 嵌入式系统
verilog语句输出疑问
input b;reg a;if(i)a <= b;assign c = a;如果i=0;那么c的值是什么,应该没有值,还是值为0?c为wire型,那么没有保存,所以没有输出值,这样对不?...
tianma123 FPGA/CPLD
FPGA的门数如何计算?
经常听FPGA是多少万门的,但FPGA不是以逻辑单元算大小的吗,这两者之间有什么关系吗?多少万门怎么估算呀?...
心仪 FPGA/CPLD
看看Xilinx最新发布的的目标设计平台特定领域专用套件
上图吧,实在是太晚了,也没啥可写的,大概简要说明一下就好。其他如果我在想起什么,会继续补充的。 32079 这是Spartan-6的开发板,我掂了掂,挺沉的。。。AVNET做的,做工应该没得挑。 ......
凯哥 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2316  2117  1268  227  253  39  28  7  53  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved