电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591MA-CDG

产品描述OSC PROG LVPECL 3.3V EN/DS SMD
产品类别无源元件   
文件大小416KB,共16页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

591MA-CDG概述

OSC PROG LVPECL 3.3V EN/DS SMD

591MA-CDG规格参数

参数名称属性值
类型XO(标准)
可编程类型由 Digi-Key 编程(请在网站订购单中输入您需要的频率)
可用频率范围215MHz ~ 524.999MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±50ppm
频率稳定性(总体)±100ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)125mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry Standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 8.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si590/591
T5500不支持虚拟技术是什么意思?
T5500不支持虚拟技术是不是指的不支持VMWEAR虚拟机等,无法安装LINUX,VISTA,JAVA虚拟机等。还是cpu虚拟技术和虚拟机根本就是两回事,如果是两回事请分别说明下,谢谢!!!...
像见 嵌入式系统
MSP430F149-SHT15传感器例程(,随时调用,含注释)
MSP430F149-SHT15传感器例程(,随时调用,含注释) 222951 ...
Jacktang 微控制器 MCU
建议ST出些大RAM的STM32.
目前与STM20同档次的LM32K相比都少了12K。出大RAM以满足大量数据流通与处理而程序并不复杂的应用。...
quwer stm32/stm8
求助,IAR FOR 430 定义的变量被修改的问题
在一个文件里定义了个变量并附初值130,头文件声明为extern变量,在另个文件中包含该头文件,然后把这个变量显示出来,发现这个变量一直在变!用5.30,5.50的版本都一样。别的地方没有修改这个变 ......
175924605 微控制器 MCU
串口发送数据不正确是怎么回事?
当只发一个数据时,数据是正确的,但是当用查询的方式,连续发送数据的时候,数据就是错误的,而且当判断是否接收到数据结束码时,用查询方式也不能使数据连续发送,屏蔽此条语句后便可连续发送 ......
wuaiabab 单片机
Getting a task done in another clock domain
If the clkA domain has a task that needs to be completed in the clkB domain, you can use the following design. http://www.fpga4fun.com/images/CrossClockDomain.task.gif Here's one ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1195  1702  2612  1449  742  6  10  14  43  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved