电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LTC2145IUP-12#PBF

产品描述IC ADC DUAL 12BIT 125MSPS 64QFN
产品类别模拟混合信号IC    转换器   
文件大小1MB,共38页
制造商Linear ( ADI )
官网地址http://www.analog.com/cn/index.html
标准
下载文档 详细参数 全文预览

LTC2145IUP-12#PBF概述

IC ADC DUAL 12BIT 125MSPS 64QFN

LTC2145IUP-12#PBF规格参数

参数名称属性值
Brand NameLinear Technology
是否Rohs认证符合
厂商名称Linear ( ADI )
零件包装代码QFN
包装说明HVQCCN, LCC64,.35SQ,20
针数64
制造商包装代码UP
Reach Compliance Codecompliant
ECCN代码3A991.C.2
最大模拟输入电压1.25 V
最小模拟输入电压0.7 V
转换器类型ADC, PROPRIETARY METHOD
JESD-30 代码S-PQCC-N64
JESD-609代码e3
长度9 mm
最大线性误差 (EL)0.022%
湿度敏感等级1
模拟输入通道数量2
位数12
功能数量1
端子数量64
最高工作温度85 °C
最低工作温度-40 °C
输出位码OFFSET BINARY, 2\'S COMPLEMENT BINARY
输出格式PARALLEL, WORD
封装主体材料PLASTIC/EPOXY
封装代码HVQCCN
封装等效代码LCC64,.35SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8 V
认证状态Not Qualified
采样速率125 MHz
采样并保持/跟踪并保持SAMPLE
座面最大高度0.8 mm
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度9 mm

文档预览

下载PDF文档
LTC2145-12/
LTC2144-12/LTC2143-12
12-Bit, 125Msps/105Msps/
80Msps Low Power Dual ADCs
FEATURES
n
n
n
n
n
n
n
n
n
n
n
n
n
DESCRIPTION
The LTC
®
2145-12/LTC2144-12/LTC2143-12 are 2-channel
simultaneous sampling 12-bit A/D converters designed
for digitizing high frequency, wide dynamic range signals.
They are perfect for demanding communications applica-
tions with AC performance that includes 70.6dB SNR and
89dB spurious free dynamic range (SFDR). Ultralow jitter
of 0.08ps
RMS
allows undersampling of IF frequencies with
excellent noise performance.
DC specs include ±0.3LSB INL (typ), ±0.1LSB DNL (typ)
and no missing codes over temperature. The transition
noise is 0.3LSB
RMS
.
The digital outputs can be either full rate CMOS, double
data rate CMOS, or double data rate LVDS. A separate
output power supply allows the CMOS output swing to
range from 1.2V to 1.8V.
The ENC
+
and ENC
inputs may be driven differentially
or single-ended with a sine wave, PECL, LVDS, TTL, or
CMOS inputs. An optional clock duty cycle stabilizer al-
lows high performance at full speed for a wide range of
clock duty cycles.
L,
LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear
Technology Corporation. All other trademarks are the property of their respective owners.
2-Channel Simultaneously Sampling ADC
70.6dB SNR
89dB SFDR
Low Power: 183mW/144mW/109mW Total
92mW/72mW/55mW per Channel
Single 1.8V Supply
CMOS, DDR CMOS, or DDR LVDS Outputs
Selectable Input Ranges: 1V
P-P
to 2V
P-P
750MHz Full Power Bandwidth S/H
Optional Data Output Randomizer
Optional Clock Duty Cycle Stabilizer
Shutdown and Nap Modes
Serial SPI Port for Configuration
64-Pin (9mm
×
9mm) QFN Package
APPLICATIONS
n
n
n
n
n
n
Communications
Cellular Base Stations
Software Defined Radios
Portable Medical Imaging
Multi-Channel Data Acquisition
Nondestructive Testing
TYPICAL APPLICATION
1.8V
V
DD
1.8V
OV
DD
0
–10
–20
AMPLITUDE (dBFS)
CH 1
ANALOG
INPUT
S/H
12-BIT
ADC CORE
D1_11
CMOS,
DDR CMOS
OR
DDR LVDS
OUTPUTS
–30
–40
–50
–60
–70
–80
2-Tone FFT, f
IN
= 70MHz and 69MHz
D1_0
D2_11
CH 2
ANALOG
INPUT
S/H
12-BIT
ADC CORE
OUTPUT
DRIVERS
D2_0
–90
–100
–110
–120
125MHz
CLOCK
GND
CLOCK
CONTROL
21454312 TA01a
0
10
20
30
40
FREQUENCY (MHz)
50
60
21854312
TA01b
OGND
21454312fa
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 504  435  353  2415  161  11  9  8  49  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved