电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8208AC-83-28E-16.369000Y

产品描述-20 TO 70C, 7050, 50PPM, 2.8V, 1
产品类别无源元件   
文件大小750KB,共15页
制造商SiTime
标准
下载文档 全文预览

SIT8208AC-83-28E-16.369000Y概述

-20 TO 70C, 7050, 50PPM, 2.8V, 1

文档预览

下载PDF文档
SiT8208
Ultra Performance Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Any frequency between 1 and 80 MHz accurate to 6 decimal places
100% pin-to-pin drop-in replacement to quartz-based oscillators
Ultra low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Frequency stability as low as ±10 PPM
Industrial or extended commercial temperature range
LVCMOS/LVTTL compatible output
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Instant samples with
Time Machine II
and
field programmable
oscillators
Outstanding silicon reliability of 2 FIT or 500 million hour MTBF
Pb-free, RoHS and REACH compliant
Ultra short lead time
SATA, SAS, Ethernet, PCI Express, video, WiFi
Computing, storage, networking, telecom, industrial control
Electrical Characteristics
[1]
Parameter
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
1
-10
-20
-25
-50
First year Aging
10-year Aging
Operating Temperature Range
T_use
F_aging
-1.5
-5
-20
-40
Supply Voltage
Vdd
1.71
2.25
2.52
2.97
Current Consumption
OE Disable Current
Idd
I_OD
Standby Current
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
DC
Tr, Tf
VOH
VOL
VIH
VIL
Z_in
45
90%
70%
2
Typ.
1.8
2.5
2.8
3.3
31
29
1.2
100
Max.
80
+10
+20
+25
+50
+1.5
+5
+70
+85
1.89
2.75
3.08
3.63
33
31
31
30
70
10
55
2
10%
30%
250
Unit
MHz
PPM
PPM
PPM
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
mA
mA
A
A
%
ns
Vdd
Vdd
Vdd
Vdd
kΩ
MΩ
15 pF load, 10% - 90% Vdd
IOH = -6 mA, IOL = 6 mA, (Vdd = 3.3V, 2.8V, 2.5V)
IOH = -3 mA, IOL = 3 mA, (Vdd = 1.8V)
No load condition, f = 20 MHz, Vdd = 2.5V, 2.8V or 3.3V
No load condition, f = 20 MHz, Vdd = 1.8V
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V, ST = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. ST = GND, output is Weakly Pulled Down
25°C
25°C
Extended Commercial
Industrial
Supply voltages between 2.5V and 3.3V can be supported.
Contact
SiTime
for additional information.
Inclusive of Initial tolerance at 25 °C, and variations over
operating temperature, rated power supply voltage and load
Condition
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Input Characteristics
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
SiTime Corporation
Rev. 1.02
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised June 24, 2013
你问我答——FPGA的多个时钟引脚都怎么用?
大家好: 看FPGA片子上有多个时钟输入引脚,手头的板子只有一个时钟晶振接一个脚,其他时钟脚怎么用了。 谢谢!...
xunxun109 FPGA/CPLD
PADSLAYOUT2007
想学习PADSLAYOUT2007的工程师看看吧,不错的东西...
潜水鱼 PCB设计
DC/DC转换器的高密度印刷电路板(PCB)布局,第2部分
转自:deyisupport 正如笔者在第1部分中所提,专用于电源管理的印刷电路板(PCB)面积对系统设计人员而言是极大的约束。降低转换损耗是一项基本要求,以便能在PCB基板面有限的空间受约束型应用 ......
okhxyyo 模拟与混合信号
cyclone芯片一般要多少钱一块?
cyclone芯片一般要多少钱一块?...
niaozaijiao FPGA/CPLD
晒晒自己画的3合一开发板
本帖最后由 sfesdm 于 2018-2-5 20:55 编辑 手上已经有了几块开发板,254x和264x还有STM32的,因为做各种项目,需要在这些开发板换来换去,于是干脆就自己把3颗MCU都画在了同一块板子上,再 ......
sfesdm 无线连接
ce6的中文界面和activesync冲突?
以前都是用英文界面的ce6,一直没什么问题,这几天把界面改成了中文,结果就发现activesync无法连接成功,只要把usb fuction口和pc连接后,不但activesync无法连接,而且整个系统的运行速度也会 ......
wbq315 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1357  174  1764  1592  1483  28  4  36  33  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved