电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

1024EA

产品描述In-System Programmable High Density PLD
文件大小124KB,共13页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 选型对比 全文预览

1024EA概述

In-System Programmable High Density PLD

文档预览

下载PDF文档
ispLSI 1024EA
®
In-System Programmable High Density PLD
Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 4000 PLD Gates
— 48 I/O Pins, Two Dedicated Inputs
— 144 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
• NEW FEATURES
— 100% IEEE 1149.1 Boundary Scan Testable
— ispJTAG™ In-System Programmable via IEEE 1149.1
(JTAG) Test Access Port
— User Selectable 3.3V or 5V I/O Supports Mixed-
Voltage Systems (V
CCIO
Pin)
— Open-Drain Output Option
TECHNOLOGY
• HIGH PERFORMANCE
f
max
= 200 MHz Maximum Operating Frequency
t
pd
= 4.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue
Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to
Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
E
2
CMOS
®
Functional Block Diagram
A0
D Q
C7
Output Routing Pool
0139/1024EA
Output Routing Pool
A1
A2
A3
A4
A5
A6
A7
D Q
D Q
C6
Logic
Array
C5
D Q
GLB
C4
C3
C2
C1
Global Routing Pool (GRP)
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
C0
CLK
Description
The ispLSI 1024EA is a High Density Programmable
Logic Device containing 144 Registers, 48 Universal I/O
pins, two Dedicated Input pins, four Dedicated Clock
Input pins and a Global Routing Pool (GRP). The GRP
provides complete interconnectivity between all of these
elements. The ispLSI 1024EA features 5V in-system
diagnostic capabilities via IEEE 1149.1 Test Access Port.
The ispLSI 1024EA device offers non-volatile
reprogrammability of the logic, as well as the intercon-
nects to provide truly reconfigurable systems. A functional
superset of the ispLSI 1024 architecture, the ispLSI
1024EA device adds user selectable 3.3V or 5V I/O and
open-drain output options.
The basic unit of logic on the ispLSI 1024EA device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…D7 (Figure 1). There are a total of 24 GLBs in the
ispLSI 1024EA device. Each GLB has 18 inputs, a
programmable AND/OR/Exclusive OR array, and four
outputs which can be configured to be either combinato-
rial or registered. Inputs to the GLB come from the GRP
and dedicated inputs. All of the GLB outputs are brought
back into the GRP so that they can be connected to the
inputs of any other GLB on the device.
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
June 2000
1024ea_01
1

1024EA相似产品对比

1024EA ispLSI1024EA-100LT100 ispLSI1024EA-125LT100 ispLSI1024EA-200LT100
描述 In-System Programmable High Density PLD In-System Programmable High Density PLD In-System Programmable High Density PLD In-System Programmable High Density PLD
是否Rohs认证 - 不符合 不符合 不符合
厂商名称 - Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
零件包装代码 - QFP QFP QFP
包装说明 - TQFP-100 TQFP-100 TQFP-100
针数 - 100 100 100
Reach Compliance Code - _compli _compli _compli
ECCN代码 - EAR99 EAR99 EAR99
其他特性 - YES YES YES
最大时钟频率 - 77 MHz 100 MHz 143 MHz
系统内可编程 - YES YES YES
JESD-30 代码 - S-PQFP-G100 S-PQFP-G100 S-PQFP-G100
JESD-609代码 - e0 e0 e0
JTAG BST - NO NO NO
长度 - 14 mm 14 mm 14 mm
湿度敏感等级 - 3 3 3
I/O 线路数量 - 48 48 48
宏单元数 - 96 96 96
端子数量 - 100 100 100
最高工作温度 - 70 °C 70 °C 70 °C
组织 - 0 DEDICATED INPUTS, 48 I/O 0 DEDICATED INPUTS, 48 I/O 0 DEDICATED INPUTS, 48 I/O
输出函数 - MACROCELL MACROCELL MACROCELL
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - LFQFP LFQFP LFQFP
封装等效代码 - QFP100,.63SQ,20 QFP100,.63SQ,20 QFP100,.63SQ,20
封装形状 - SQUARE SQUARE SQUARE
封装形式 - FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) - 240 240 240
电源 - 5 V 5 V 5 V
可编程逻辑类型 - EE PLD EE PLD EE PLD
传播延迟 - 12.5 ns 10 ns 6 ns
认证状态 - Not Qualified Not Qualified Not Qualified
座面最大高度 - 1.6 mm 1.6 mm 1.6 mm
最大供电电压 - 5.25 V 5.25 V 5.25 V
最小供电电压 - 4.75 V 4.75 V 4.75 V
标称供电电压 - 5 V 5 V 5 V
表面贴装 - YES YES YES
技术 - CMOS CMOS CMOS
温度等级 - COMMERCIAL COMMERCIAL COMMERCIAL
端子面层 - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 - GULL WING GULL WING GULL WING
端子节距 - 0.5 mm 0.5 mm 0.5 mm
端子位置 - QUAD QUAD QUAD
处于峰值回流温度下的最长时间 - 30 30 30
宽度 - 14 mm 14 mm 14 mm
Base Number Matches - 1 1 1
招聘QT软件工程师(PC端)、QT软件工程师(Linux端)、硬件设计工程师研发测试工程师、...
硬件设计工程师 招聘人数: 6人 职位描述 1. 负责完成产品的硬件单板设计与开发。 2. 负责单板的器件选型,原理图PCB设计,单板调试。 3. 熟悉C语言,负责硬件底层驱动设计与开发 ......
whiteclh 求职招聘
协调器无法找到终端
我现在的项目是:终端、协调器,然后协调器通过串口跟主机通信。 现在发现的问题是:主机和接收器重启之后有时候会碰到,无法找到之前入网的终端,新的终端页无法找到,必须得重新烧录接收器程 ......
lishangjin08 无线连接
关于激光器和光电转换器的封装
最近在做一个项目,其中的电路图设计到激光器和光电转换器的封装,但我以前没什么这方面的经验,故希望大家指点一下,他们的封装类型通常是什么??一般尺寸又是多少呢??先谢过了!!...
无情客栈 PCB设计
硬件工程师手册--华为内部资料
硬件工程师手册--华为内部资料,大家可以看看...
芝锐 Microchip MCU
用ADI做音频处理器
各位 这里有用ADI做过音频处理器的朋友吗,我这里有软件外包 有意者同我联系 511294874...
jspring ADI 工业技术
这种环境下数据库的选取
请问各位大牛,版主: 小弟最近在做基于wince.net平台的手持设备课题,用的开发环境是EVC4.0+PocketPC2003,用何种数据库开发好呢?对数据库能力本身的要求是,支持存储5000条数据,属性值有 ......
tsnana 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1872  1652  2875  804  1384  38  34  58  17  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved