电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8702BYLF

产品描述IC CLK GENERATOR /1 /2 48-LQFP
产品类别半导体    模拟混合信号IC   
文件大小203KB,共13页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准
下载文档 详细参数 选型对比 全文预览

8702BYLF在线购买

供应商 器件名称 价格 最低购买 库存  
8702BYLF - - 点击查看 点击购买

8702BYLF概述

IC CLK GENERATOR /1 /2 48-LQFP

8702BYLF规格参数

参数名称属性值
类型时钟发生器,扇出配送,多路复用器
PLL
输入HCSL,LVDS,LVHSTL,LVPECL,SSTL
输出LVCMOS
电路数1
比率 - 输入:输出1:20
差分 - 输入:输出是/无
频率 - 最大值250MHz
分频器/倍频器是/无
电压 - 电源3.135 V ~ 3.465 V
工作温度0°C ~ 70°C
安装类型表面贴装
封装/外壳48-LQFP
供应商器件封装48-TQFP(7x7)

文档预览

下载PDF文档
Integrated
Circuit
Systems, Inc.
L
OW
S
KEW
,
÷1, ÷2
D
IFFERENTIAL
-
TO
-LVCMOS/LVTTL C
LOCK
G
ENERATOR
F
EATURES
• Twenty LVCMOS outputs, 7Ω typical output impedance
• One differential clock input pair
• CLK, nCLK supports the following input types:
LVDS, LVPECL, LVHSTL, SSTL, HCSL
• Maximum output frequency: 250MHz
• Translates any differential input signal (LVPECL, LVHSTL,
LVDS) to LVCMOS levels without external bias networks
• Translates any single-ended input signal to LVCMOS levels
with a resistor bias on nCLK input
• Bank enable logic allows unused banks to be disabled in
reduced fanout applications
• Output skew: 200ps (maximum)
• Bank skew: 150ps (maximum)
• Part-to-part skew: 650ps (maximum)
• Multiple frequency skew: 250ps (maximum)
• 3.3V or mixed 3.3V input, 2.5V output operating
supply modes
• 0°C to 70°C ambient operating temperature
• Other divide values available on request
• Available in both standard and lead-free RoHS compliant
packages
ICS8702
G
ENERAL
D
ESCRIPTION
The ICS8702 is a low skew,
÷1, ÷2
Differential-to-
LVCMOS Clock Generator and a member of the
HiPerClockS™
HiPerClockS™family of High Performance Clock
Solutions from ICS. The ICS8702 is designed to
translate any differential signal levels to
LVCMOS/LVTTL levels. True or inverting, single-ended to
LVCMOS translation can be achieved with a resistor bias
on the nCLK or CLK inputs, respectively. The effective fan-
out can be increased from 20 to 40 by utilizing the ability of
the outputs to drive two series terminated lines.
IC
S
The divide select inputs, DIV_SELx, control the output fre-
quency of each bank. The outputs can be utilized in the ÷1, ÷2
or a combination of ÷1 and ÷2 modes. The bank enable in-
puts, BANK_EN0:1, supports enabling and disabling each
bank of outputs individually. The master reset input, nMR/OE,
resets the internal frequency dividers and also controls the
enabling and disabling of all outputs simultaneously.
The ICS8702 is characterized at 3.3V and mixed 3.3V input
supply, and 2.5V output supply operating modes. Guaranteed
bank, output, multiple frequency and part-to-part skew char-
acteristics make the ICS8702 ideal for those clock dis-
tribution applications demanding well defined performance
and repeatability.
B
LOCK
D
IAGRAM
CLK
nCLK
DIV_SELA
1
QB0:QB4
0
DIV_SELB
1
0
DIV_SELC
1
0
DIV_SELD
nMR/OE
BANK_EN0
BANK_EN1
Bank Enable
Logic
QD0:QD4
QC0:QC4
÷
1
÷
2
1
0
QA0:QA4
P
IN
A
SSIGNMENT
48 47 46 45 44 43 42 41 40 39 38 37
1
36
2
35
3
34
4
33
5
32
6
31
7
30
8
29
9
28
10
27
11
26
12
25
13 14 15 16 17 18 19 20 21 22 23 24
GND
QB2
GND
QB3
V
DDO
QB4
QC0
V
DDO
QC1
GND
QC2
GND
QC3
V
DDO
QC4
QD0
V
DDO
QD1
GND
QD2
GND
QD3
V
DDO
QD4
ICS8702
QB1
V
DDO
QB0
QA4
V
DDO
QA3
GND
QA2
GND
QA1
V
DDO
QA0
8702BY
www.icst.com/products/hiperclocks.com
1
DIV_SELA
DIV_SELB
CLK
nCLK
V
DD
BANK_EN0
GND
BANK_EN1
V
DD
nMR/OE
DIV_SELC
DIV_SELD
48-Lead LQFP
7mm x 7mm x 1.4mm
Y Package
Top View
REV. D OCTOBER 28, 2008

8702BYLF相似产品对比

8702BYLF 8702BYLFT
描述 IC CLK GENERATOR /1 /2 48-LQFP IC clock generator 48-lqfp
PLL N

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1677  1435  773  293  1014  59  4  36  26  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved