电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5356A-B02019-GMR

产品描述I2C PROG, ANY FREQUENCY, ANY OUT
产品类别半导体    模拟混合信号IC   
文件大小657KB,共22页
制造商Silicon Laboratories Inc
下载文档 全文预览

SI5356A-B02019-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5356A-B02019-GMR - - 点击查看 点击购买

SI5356A-B02019-GMR概述

I2C PROG, ANY FREQUENCY, ANY OUT

文档预览

下载PDF文档
S i535 5
A
N Y
-F
R E Q U E N C Y
1–20 0 MH
Z
Q
U A D
F
R E Q U E N C Y
8-O
U T P U T
C
L O C K
G
E N E R A T O R
Features
Generates any frequency from 1 to
200 MHz on each of the 4 output banks
Eight CMOS clock outputs
Guaranteed 0 ppm frequency synthesis
error for any combination of frequencies
25 or 27 MHz xtal or 5–200 MHz input clk
Five programmable control pins (output
enable, frequency select, reset)
Separate OEB pins to disable individual
banks or all outputs
Loss of signal output
Low 50 ps (typ) pk-pk period jitter
Phase jitter: 2 ps rms 12 kHz–20 MHz
Excellent PSRR performance
eliminates need for external power
supply filtering
Low power: 45 mA (core)
Core VDD: 1.8, 2.5, or 3.3 V
Separate VDDO for each bank of
outputs: 1.8, 2.5, or 3.3 V
Small size: 4x4 mm 24-QFN
Industrial temperature range:
–40 to +85 °C
Custom versions available using
ClockBuilder™ web utility
Samples available in 2 weeks
Ordering Information:
See page 17.
Pin Assignments
Applications
Printers
Audio/video
Networking
Communications
Storage
Switches/routers
Computing
Servers
OC-3/OC-12 line cards
Description
The Si5355 is a highly flexible clock generator capable of synthesizing four
completely non-integer related frequencies up to 200 MHz. The device has four
banks of outputs with each bank supporting two CMOS outputs at the same
frequency. Using Silicon Laboratories' patented MultiSynth fractional divider
technology, all outputs are guaranteed to have 0 ppm frequency synthesis error
regardless of configuration, enabling the replacement of multiple clock ICs and
crystal oscillators with a single device. Through a flexible web configuration utility
called ClockBuilder™ (www.silabs.com/ClockBuilder), factory-customized pin-
controlled Si5355 devices are available in two weeks without minimum order
quantity restrictions. The Si5355 supports up to three independent, pin-selectable
device configurations, enabling one device to replace three separate clock ICs.
Functional Block Diagram
Rev. 1.2 4/17
Copyright © 2017 by Silicon Laboratories
Si5355
LOTO课3: 频率响应曲线测绘 --- 3组不同参数的RC低通滤波器测试
在工作和项目中,经常会遇到一个功能电路模块对信号进行调理,或滤波,或放大,或衰减,或阻抗变换。这些功能电路模块可能是无源阻容的,也可能是有源的运放电路,也可能是更复杂的系统。但是它 ......
LOTO2018 消费电子
SINO WEALTH SH69P20 OTP型4位微控制器
SINO WEALTH SH69P20 OTP型4位微控制器本文将很简单的介绍SINO WEALTH SH69P20 OTP芯片是一个很经典的芯片...
rain 工业自动化与控制
请问STM32F10x.S和stm32f10x_vector.S的区别
请问STM32F10x.S和stm32f10x_vector.S的异同点?如题.为什么有的例程中用STM32F10x.S作启动代码,而有的却用stm32f10x_vector.S做启动代码呢?...
hhhhh88 stm32/stm8
mig2.3 dd2 design
1)如何使用MIG 生成的 example design 或 user design 2) update your design 3) 生成.bit; 在MIg生成的example design 或 user design 里包含par的文件夹,此文件夹里含有生成的ddr2的对应 ......
babyfly_blue FPGA/CPLD
用C#在WINCE中绘图
正在做毕业设计,遇到编程的问题,长期疏于编程,来这里虚心请教大家一下(C#编程) 主要内容是: 1.用已有的采集的离散坐标确定绘图区域; 2.然后根据已知的排距,点距(要求的每 ......
soul_ls 嵌入式系统
CPLD读写SDRAM
CPLD读写SDRAM源码...
overfly_lee FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1074  1834  1321  2348  2037  17  22  5  59  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved