电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

25LC040T-E/SN

产品描述Complete, 100ksps, 8-Channel, 12-Bit Data Acquisition Systems
文件大小402KB,共22页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 全文预览

25LC040T-E/SN概述

Complete, 100ksps, 8-Channel, 12-Bit Data Acquisition Systems

文档预览

下载PDF文档
Not recommended for new designs –
Please use 25AA040A or 25LC040A.
25AA040/25LC040/25C040
4K SPI Bus Serial EEPROM
Device Selection Table
Part
Number
25AA040
25LC040
25C040
V
CC
Range
1.8-5.5V
2.5-5.5V
4.5-5.5V
Max. Clock
Frequency
1 MHz
2 MHz
3 MHz
Temp.
Ranges
I
I
I,E
Communication to the device can be paused via the
hold pin (HOLD). While the device is paused, transi-
tions on its inputs will be ignored, with the exception of
Chip Select, allowing the host to service higher priority
interrupts. Also, write operations to the device can be
disabled via the write-protect pin (WP).
Package Types
PDIP
CS
SO
1
8
V
CC
HOLD
SCK
SI
2
3
4
25XX040
Features:
• Low-power CMOS technology:
- Write current: 3 mA, typical
- Read current: 500
μA,
typical
- Standby current: 500 nA, typical
• 512 x 8-bit organization
• 16 byte page
• Write cycle time: 5 ms max.
• Self-timed Erase and Write cycles
• Block write protection:
- Protect none, 1/4, 1/2 or all of array
• Built-in write protection:
- Power on/off data protection circuitry
- Write enable latch
- Write-protect pin
• Sequential read
• High reliability:
- Endurance: 1M cycles
- Data retention: > 200 years
- ESD protection: > 4000V
• 8-pin PDIP, SOIC and TSSOP packages
• Temperature ranges supported:
- Industrial (I):
-40°C to +85°C
- Automotive (E) (25C040):
-40°C to +125°C
7
6
5
WP
V
SS
SOIC
CS
SO
WP
V
SS
1
8
V
CC
HOLD
SCK
SI
2
3
4
25XX040
1
2
3
4
7
6
5
TSSOP
25XX040
HOLD
V
CC
CS
SO
8
7
6
5
SCK
SI
V
SS
WP
Block Diagram
STATUS
Register
HV Generator
I/O Control
Logic
Description:
The Microchip Technology Inc. 25AA040/25LC040/
25C040 (25XX040
*
) is a 4 Kbit serial Electrically
Erasable PROM. The memory is accessed via a simple
Serial Peripheral Interface (SPI) compatible serial bus.
The bus signals required are a clock input (SCK) plus
separate data in (SI) and data out (SO) lines. Access to
the device is controlled through a Chip Select (CS)
input.
*25XX040 is used in this document as a generic part number
for the 25AA040/25LC040/25C040 devices.
Memory
Control
Logic
EEPROM
Array
XDEC
Page
Latches
SI
SO
CS
SCK
HOLD
WP
V
CC
V
SS
Y Decoder
Sense Amp.
R/W Control
©
2006 Microchip Technology Inc.
DS21204E-page 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 789  331  21  671  887  16  7  1  14  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved