电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530GB622M080BGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小166KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

530GB622M080BGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
DSP怎么使用外部SDRAM作为代码运行时的RAM?
DSP运行时需要将flash里面的代码复制到RAM里面去运行。 由于内部RAM空间不够,想使用外部SDRAM作为代码运行时的RAM怎么做? ...
quqianxin DSP 与 ARM 处理器
电纸书真的有那么好吗?
亚马逊11月Kindle销量创纪录,价格贵还那么多人买,那玩意儿到底是什么技术?...
zhuxl 消费电子
深入了解信号发生器
泰克上下的...
hrq0521 测试/测量
单片机作业
求大神帮忙用C编下,主要是他要求用中断做,我不会,我只会用delay啊,谢谢...
jianghan 51单片机
请问几百颗灯珠的铝基板怎么快速画原理图
几百颗相同灯珠,能不能不一颗一颗的放置上去,这样太浪费时间了,有什么简便的方法提高速率 ...
微软4 PCB设计
电子工程师必备手册
电子工程师必备手册...
vipnalo 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2770  1009  231  1998  911  12  33  35  19  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved