电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530JB622M080BGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小166KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

530JB622M080BGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
PXA270核心板方案:
PXA270核心板方案: CPU:PXA270 SDRAM:128M FLASH:32M 接口:USB、SDCARD、SERIAL等 LCD+TOUCH:3.5‘ 支持WIFI 方案可提供:SCH + PCB + BOOM + WINCE50 BSP ......
wbatjd 嵌入式系统
中英文系统的键盘驱动问题
在英文系统下一切正常,键盘驱动选择的是psa_AT2\0409 但是我选择中文编译系统后,有关键盘的功能都失效了,不知道怎么回事? 希望有经验的朋友指点下到底哪里出问题了!...
电源 嵌入式系统
GD32VF103V EVAL NucleiStudio CAN测试工程
第一次接触CAN总线,本次是为了测试使用一款拆机的宝马夜视摄像头,生产厂家是Autoliv,版本是2.0,这个夜视摄像头几年前在EEVBLOG有人玩过,旧的成色好些二手价格1000元多一些,能实现320*255 ......
littleshrimp 国产芯片交流
智能减速带
减速带是通过高前途面的凸起来迫使汽车减速的。不过,即使司机已经主动将速度降了下来,还是要忍耐减速带的颠簸。假如能够给那些主动减速的司机一些嘉奖该有多好? 这款智能减速带就能够断定 ......
xyh_521 创意市集
精确定时1ms
请问,用149的Timer可以精确定时1ms吗?我试了下好象误差比较大。 我现在想从IO脚输出2ms高电平,2ms低电平,再输出3ms高电平,3ms 低电平,这样的波形如何实现? 我的想法是把一个IO置位 ......
llovehsy 微控制器 MCU
怎么判断手机卡在网络中是否可用啊?
RT 求教!...
wangzelin311 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1111  2266  2759  1969  1824  18  36  55  54  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved