电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

535AC100M000DGR

产品描述LVPECL Output Clock Oscillator, 100MHz Nom,
产品类别无源元件    振荡器   
文件大小600KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

535AC100M000DGR在线购买

供应商 器件名称 价格 最低购买 库存  
535AC100M000DGR - - 点击查看 点击购买

535AC100M000DGR概述

LVPECL Output Clock Oscillator, 100MHz Nom,

535AC100M000DGR规格参数

参数名称属性值
是否Rohs认证符合
Objectid1322283380
Reach Compliance Codecompliant
Samacsys ManufacturerSilicon Labs
Samacsys Modified On2020-04-06 16:22:53
其他特性TRI-STATE; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率100 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
输出负载50 OHM
物理尺寸7.0mm x 5.0mm x 1.8mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Gold (Au) - with Nickel (Ni) barrier

文档预览

下载PDF文档
S i 5 3 5 / 5 36
R
EVISION
D
U
L T R A
L
O W
J
ITTER
C
RYSTAL
O
SCILLATOR
(XO)
Features
Available with select frequencies from
Available with LVPECL and
100 MHz to 312.5 MHz
LVDS outputs
3
rd
generation DSPLL
®
with superior
3.3 and 2.5 V supply options
Industry-standard 5 x 7 mm
jitter performance and high-power
package and pinout
supply noise rejection
Pb-free/RoHS-compliant
3x better frequency stability than
SAW-based oscillators
Si5602
Applications
10/40/100G data centers
10G Ethernet switches/routers
Fibre channel/SAS/storage
Ordering Information:
Enterprise servers
Networking
Telecommunications
See page 7.
Description
The Si535/536 XO utilizes Silicon Labs’ advanced DSPLL
®
circuitry to
provide an ultra low jitter clock at high-speed differential frequencies. Unlike a
traditional XO, where a different crystal is required for each output frequency,
the Si535/536 uses one fixed crystal to provide a wide range of output
frequencies. This IC based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low jitter clocks in noisy environments typically found in
communication systems. The Si535/536 IC based XO is factory programmed
at time of shipment, thereby eliminating long lead times associated with
custom oscillators.
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si535
Functional Block Diagram
V
DD
CLK– CLK+
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si536
Fixed
Frequency
XO
100–312.5 MHz
DSPLL
®
Clock Synthesis
OE
GND
Rev. 1.3 6/18
Copyright © 2018 by Silicon Laboratories
Si535/536

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 592  941  2353  2658  2337  50  22  13  35  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved