电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HSP9501JC-2596

产品描述10-BIT, DSP-PIPELINE REGISTER, PQCC44
产品类别微控制器和处理器   
文件大小50KB,共8页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
下载文档 详细参数 选型对比 全文预览

HSP9501JC-2596概述

10-BIT, DSP-PIPELINE REGISTER, PQCC44

HSP9501JC-2596规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Renesas(瑞萨电子)
零件包装代码LCC
包装说明PLASTIC, LCC-44
针数44
Reach Compliance Codenot_compliant
Is SamacsysN
边界扫描NO
最大时钟频率25 MHz
外部数据总线宽度10
JESD-30 代码S-PQCC-J44
JESD-609代码e0
低功率模式YES
端子数量44
最高工作温度70 °C
最低工作温度
输出数据总线宽度10
封装主体材料PLASTIC/EPOXY
封装形状SQUARE
封装形式CHIP CARRIER
认证状态Not Qualified
最大压摆率125 mA
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子位置QUAD
uPs/uCs/外围集成电路类型DSP PERIPHERAL, PIPELINE REGISTER
Base Number Matches1

文档预览

下载PDF文档
HSP9501
TM
Data Sheet
January 1999
File Number
2786.4
Programmable Data Buffer
The HSP9501 is a 10-Bit wide programmable data buffer
designed for use in high speed digital systems. Two different
modes of operation can be selected through the use of the
MODSEL input. In the delay mode, a programmable data
pipeline is created which can provide 2 to 1281 clock cycles
of delay between the input and output data. In the data
recirculate mode, the output data path is internally routed
back to the input to provide a programmable circular buffer.
The length of the buffer or amount of delay is programmed
through the use of the 11-bit Length Control Input Port (LC0-
10) and the Length Control Enable (LCEN). An 11-bit value
is applied to the LC0-10 inputs, LCEN is asserted, and the
next selected clock edge loads the new count value into the
Length Control Register. The delay path of the HSP9501
consists of two registers with a programmable delay RAM
between them, therefore, the value programmed into the
Length Control Register is the desired length - 2. The range
of values which can be programmed into the Length Control
Register are from 0 to 1279, which in turn results in an
overall range of programmable delays from 2 to 1281.
Clock select logic is provided to allow the use of a positive or
negative edge system clock as the CLK input to the
HSP9501. The active edge of the CLK input is controlled
through the use of the CLKSEL input. All synchronous timing
(i.e., data setup, hold, and output delays) are relative to the
clock edge selected by CLKSEL. An additional clock enable
input (CLKEN) provides a means of disabling the internal
clock and holding the existing contents temporarily. All
outputs of the HSP9501 are three-state outputs to allow
direct interfacing to system or multi-use busses.
The HSP9501 is recommended for digital video processing
or any applications which require a programmable delay or
circular data buffer.
Features
• DC to 32MHz Operating Frequency
• Programmable Buffer Length from 2 to 1281 Words
• Supports Data Words to 10 Bits
• Clock Select Logic for Positive or Negative Edge
System Clocks
• Data Recirculate or Delay Modes of Operation
• Expandable Data Word Width or Buffer Length
• Three-State Outputs
• TTL Compatible Inputs/Outputs
• Low Power CMOS
Applications
• Sample Rate Conversion
• Data Time Compression/Expansion
• Software Controlled Data Alignment
• Programmable Serial Data Shifting
• Audio/Speech Data Processing Video/Image Processing
Video/Image Processing
• 1-H Delay Line of 910 NTSC, 1135 PAL or 1280 Samples:
- High Resolution Monitor Delay Line
- Comb Filter Designs
- Progressive Scanning Display
- TV Standards Conversion
- Image Processing
Ordering Information
PART NUMBER
HSP9501JC-25
HSP9501JC-32
HSP9501JC-2596
TEMP.
RANGE (
o
C)
0 to 70
0 to 70
0 to 70
PACKAGE
44 Ld PLCC
44 Ld PLCC
44 Ld PLCC
Tape and Reel
PKG.
NO.
N44.65
N44.65
N44.65
3-1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil and Design is a trademark of Intersil Corporation.
|
Copyright
©
Intersil Corporation 2000

HSP9501JC-2596相似产品对比

HSP9501JC-2596 HSP9501JC-32
描述 10-BIT, DSP-PIPELINE REGISTER, PQCC44 Programmable Data Buffer; PLCC44; Temp Range: 0° to 70°
是否Rohs认证 不符合 不符合
厂商名称 Renesas(瑞萨电子) Renesas(瑞萨电子)
零件包装代码 LCC PLCC
包装说明 PLASTIC, LCC-44 LCC-44
针数 44 44
Reach Compliance Code not_compliant not_compliant
Is Samacsys N N
边界扫描 NO NO
最大时钟频率 25 MHz 32 MHz
外部数据总线宽度 10 10
JESD-30 代码 S-PQCC-J44 S-PQCC-J44
JESD-609代码 e0 e0
低功率模式 YES NO
端子数量 44 44
最高工作温度 70 °C 70 °C
输出数据总线宽度 10 10
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装形状 SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER
认证状态 Not Qualified Not Qualified
最大供电电压 5.25 V 5.25 V
最小供电电压 4.75 V 4.75 V
标称供电电压 5 V 5 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 J BEND J BEND
端子位置 QUAD QUAD
uPs/uCs/外围集成电路类型 DSP PERIPHERAL, PIPELINE REGISTER DSP PERIPHERAL, PIPELINE REGISTER
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2588  2514  644  1639  950  34  28  23  35  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved