电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SY100EP196VTITR

产品描述ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32
产品类别逻辑    逻辑   
文件大小618KB,共18页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 选型对比 全文预览

SY100EP196VTITR概述

ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32

SY100EP196VTITR规格参数

参数名称属性值
厂商名称Microchip(微芯科技)
零件包装代码QFP
包装说明TQFP,
针数32
Reach Compliance Codecompli
其他特性PECL MODE: VCC=3 TO 3.6V WITH VEE=0
系列100E
JESD-30 代码S-PQFP-G32
长度7 mm
逻辑集成电路类型ACTIVE DELAY LINE
功能数量1
抽头/阶步数1023
端子数量32
最高工作温度85 °C
最低工作温度-40 °C
输出极性COMPLEMENTARY
封装主体材料PLASTIC/EPOXY
封装代码TQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE
可编程延迟线YES
座面最大高度1.2 mm
表面贴装YES
技术ECL
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
总延迟标称(td)12.2 ns
宽度7 mm

文档预览

下载PDF文档
Micrel, Inc.
3.3V/5V 2.5GHz PROGRAMMABLE
DELAY WITH FINE TUNE CONTROL
ECL Pro®
SY100EP196V
ECL Pro®
SY100EP196V
FEATURES
Pin-for-pin, plug-in compatible to the ON
Semiconductor MC100EP196
Maximum frequency > 2.5GHz
Programmable range: 2.2ns to 12.2ns
10ps increments
30ps fine tuning range
PECL mode operating range: V
CC
= 3.0V to 5.5V
with V
EE
= 0V
NECL mode operating range: V
CC
= 0V
with V
EE
= –3.0V to –5.5V
Open input default state
Safety clamp on inputs
A logic high on the /EN pin will force Q to logic low
D[0:10] can accept either ECL, CMOS, or TTL inputs
V
BB
output reference voltage
Available in a 32-pin TQFP package
ECL Pro®
DESCRIPTION
The SY100EP196V is a programmable delay line, varying
the time a logic signal takes to traverse from IN to Q. This
delay can vary from about 2.2ns to about 12.2ns. The input
can be PECL, LVPECL, NECL, or LVNECL.
The delay varies in discrete steps based on a control
word presented to SY100EP196V. The 10-bit width of this
latched control register allows for delay increments of
approximately 10ps. In addition, delay may be varied
continuously in about a 30ps range by setting the voltage at
the FTUNE pin.
An eleventh control bit allows the cascading of multiple
SY100EP196V devices, for a wider delay range. Each
additional SY100EP196V effectively doubles the delay range
available.
For maximum flexibility, the control register interface
accepts CMOS or TTL level signals, as well as the input
level at the IN± pins.
All support documentation can be found on Micrel’s web
site at: www.micrel.com.
APPLICATIONS
Clock de-skewing
Timing adjustment
Aperture centering
CROSS REFERENCE TABLE
Micrel Semiconductor
SY100EP196VTI
SY100EP196VTITR
ON Semiconductor
MC100EP196FA
MC100EP196FAR2
TYPICAL APPLICATIONS CIRCUIT
TYPICAL PERFORMANCE
Delay vs. Tap
Data Signal
of Unknown Phase
SY100EP196V
CLOCK+
CLOCK–
Fine Tune Voltage
IN
/IN
FTUNE /Q
D[9:0]
Q
12000
D
CK
Q+
Flip-Flop
DELAY (ps)
Q–
10000
8000
6000
4000
2000
CONTROL
LOGIC
0
0
200 400 600 800 1000 1200
TAP (DIGITAL WORD)
ECL Pro is a registered trademark of Micrel, Inc.
M9999-120505
hbwhelp@micrel.com or (408) 955-1690
Rev.: D
Amendment: /0
1
Issue Date: December 2005

SY100EP196VTITR相似产品对比

SY100EP196VTITR SY100EP196V SY100EP196VTI SY100EP196VTGTR
描述 ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32 ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32 ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32 ACTIVE DELAY LINE, COMPLEMENTARY OUTPUT, PQFP32
系列 100E 100E 100E 100E
功能数量 1 1 1 1
端子数量 32 32 32 32
输出极性 COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
可编程延迟线 YES Yes YES YES
表面贴装 YES Yes YES YES
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子形式 GULL WING GULL WING GULL WING GULL WING
端子位置 QUAD QUAD QUAD
厂商名称 Microchip(微芯科技) - Microchip(微芯科技) Microchip(微芯科技)
零件包装代码 QFP - QFP QFP
包装说明 TQFP, - TQFP, TQFP,
针数 32 - 32 32
Reach Compliance Code compli - compli compli
其他特性 PECL MODE: VCC=3 TO 3.6V WITH VEE=0 - PECL MODE: VCC=3 TO 3.6V WITH VEE=0 NECL MODE: VCC=0 WITH VEE=-3.0 V TO -3.6 V
JESD-30 代码 S-PQFP-G32 - S-PQFP-G32 S-PQFP-G32
长度 7 mm - 7 mm 7 mm
逻辑集成电路类型 ACTIVE DELAY LINE - ACTIVE DELAY LINE ACTIVE DELAY LINE
抽头/阶步数 1023 - 1023 1023
最高工作温度 85 °C - 85 °C 85 °C
最低工作温度 -40 °C - -40 °C -40 °C
封装主体材料 PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TQFP - TQFP TQFP
封装形状 SQUARE - SQUARE SQUARE
封装形式 FLATPACK, THIN PROFILE - FLATPACK, THIN PROFILE FLATPACK, THIN PROFILE
座面最大高度 1.2 mm - 1.2 mm 1.2 mm
端子节距 0.8 mm - 0.8 mm 0.8 mm
总延迟标称(td) 12.2 ns - 12.2 ns 12.2 ns
宽度 7 mm - 7 mm 7 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2526  586  1803  723  153  10  40  36  43  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved