电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1381FV25-133BGXI

产品描述18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
产品类别存储    存储   
文件大小942KB,共28页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY7C1381FV25-133BGXI概述

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM

CY7C1381FV25-133BGXI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码BGA
包装说明14 X 22 MM, 2.40 MM HEIGHT, LEAD FREE, BGA-119
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间6.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5 V
认证状态Not Qualified
座面最大高度2.4 mm
最大待机电流0.07 A
最小待机电流2.38 V
最大压摆率0.21 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1381DV25, CY7C1381FV25
CY7C1383DV25, CY7C1383FV25
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Features
• Supports 133 MHz bus operations
• 512K x 36/1M x 18 common IO
• 2.5V core power supply (V
DD
)
• 2.5V IO supply (V
DDQ
)
• Fast clock-to-output times, 6.5 ns (133 MHz version)
• Provides high-performance 2-1-1-1 access rate
• User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self timed write
• Asynchronous output enable
• CY7C1381DV25/CY7C1383DV25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and non
Pb-free 165-ball FBGA package.
CY7C1381FV25/CY7C1383FV25 available in Pb-free and
non Pb-free 119-ball BGA package
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• ZZ sleep mode option
Functional Description
[1]
The
CY7C1381DV25/CY7C1383DV25/CY7C1381FV25/
CY7C1383FV25 is a 2.5V, 512K x 36 and 1M x 18
synchronous flow through SRAMs, designed to interface with
high-speed microprocessors with minimum glue logic.
Maximum access delay from clock rise is 6.5 ns (133 MHz
version). A 2-bit on-chip counter captures the first address in
a burst and increments the address automatically for the rest
of the burst access. All synchronous inputs are gated by
registers controlled by a positive edge triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address pipelining chip enable (CE
1
), depth expansion
chip enables (CE
2
and CE
3 [2]
), burst control inputs (ADSC,
ADSP, and ADV), write enables (BW
x
, and BWE), and global
write (GW). Asynchronous inputs include the output enable
(OE) and the ZZ pin.
CY7C1381DV25/CY7C1383DV25/CY7C1381FV25/
The
CY7C1383FV25 allows interleaved or linear burst sequences,
selected by the MODE input pin. A HIGH selects an
interleaved burst sequence, while a LOW selects a linear burst
sequence. Burst accesses can be initiated with the processor
address strobe (ADSP) or the cache controller address strobe
(ADSC) inputs. Address advancement is controlled by the
address advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or
address strobe controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the advance pin (ADV).
The
CY7C1381DV25/CY7C1383DV25/CY7C1381FV25/
CY7C1383FV25 operates from a +2.5V core power supply
while all outputs also operate with a +2.5 supply. All inputs and
outputs are JEDEC-standard and JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes
1. For best practices or recommendations, please refer to the Cypress application note AN1064,
SRAM System Design Guidelines
on
www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 FBGA package only. 119 BGA is offered only in 1 chip enable.
Cypress Semiconductor Corporation
Document #: 38-05547 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised Feburary 14, 2007
[+] Feedb
关于CCS5中的Tool--> graph的应用
今天试了一下CCS5中的graph,在TOOLS菜单下,选graph,再选single time。其窗口出现了曲线,不懂。 我现在的问题是,如果我想显示某一变量或某一寄存器随时间变化的情况,怎么办呢? 如纵 ......
dontium 微控制器 MCU
怎样将2440开发板里的文件共享到PC机上
各位大虾,我现在想将2440开发板上的文件通过网线共享到PC机上,不知道要怎么操作,希望大家帮帮忙啊 特别感谢,非常感谢!...
123tom 嵌入式系统
大功率车用柴油机喷油定时电液执行器响应速度研究
本文针对大功率车用柴油机喷油定时电液执行器响应速度的问题进行研究,仿真分析了影响电液执行器响应速度的因素,并针对执行器系统进行了一系列改进措施。实验结果表明,电液执行器的响应速度得 ......
frozenviolet 汽车电子
射频宽带放大器一些心得
本帖最后由 paulhyde 于 2014-9-15 03:32 编辑 果然没猜错是宽带放大器。倒是罗嗦一句,给的变容二极管是做什么用的? 要输出1V有效值,可以用《高频电路设计与制作》中2SC1970输出那种电路, ......
mrf245 电子竞赛
电源用烤箱做高温实验
我现在调试高温,都是拿个烤箱,内置一个温度计;手动调温70度;当温度过高时,停止 加热,让温度保持于实验温度;唯一不好的一点就是有时候温度不够精确,实验人员得长 时间呆在旁边; 有时 ......
czf0408 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2539  124  734  2808  1756  7  24  22  26  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved