电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1546V18-375BZXI

产品描述72-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
文件大小979KB,共27页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1546V18-375BZXI概述

72-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1546V18
CY7C1557V18
CY7C1548V18
CY7C1550V18
72-Mbit DDR-II+ SRAM 2-Word Burst
Architecture (2.0 Cycle Read Latency)
Features
Functional Description
The CY7C1546V18, CY7C1557V18, CY7C1548V18, and
CY7C1550V18 are 1.8V Synchronous Pipelined SRAM
equipped with DDR-II+ architecture. The DDR-II+ consists of an
SRAM core with advanced synchronous peripheral circuitry.
Addresses for read and write are latched on alternate rising
edges of the input (K) clock. Write data is registered on the rising
edges of both K and K. Read data is driven on the rising edges
of both K and K. Each address location is associated with two
8-bit words (CY7C1546V18), 9-bit words (CY7C1557V18),
18-bit words (CY7C1548V18), or 36-bit words (CY7C1550V18)
that burst sequentially into or out of the device.
Asynchronous inputs include output impedance matching input
(ZQ). Synchronous data outputs (Q, that share the same
physical pins with the data inputs, D) are tightly matched to the
two output echo clocks CQ/CQ, eliminating the need to capture
data separately from individual DDR SRAMs in the system
design.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
300 MHz to 375 MHz clock for high bandwidth
2-Word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces
(data transferred at 750 MHz) at 375 MHz
Read latency of 2.0 clock cycles
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
Core V
DD
= 1.8V ± 0.1V; IO V
DDQ
= 1.4V to V
DD[1]
HSTL inputs and Variable drive HSTL output buffers
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1546V18 – 8M x 8
CY7C1557V18 – 8M x 9
CY7C1548V18 – 4M x 18
CY7C1550V18 – 2M x 36
Selection Guide
375 MHz
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
375
1300
1300
1300
1300
333 MHz
333
1200
1200
1200
1200
300 MHz
300
1100
1100
1100
1100
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-06550 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 7, 2007
[+] Feedback
LoRaWAN的四大优势及适用领域
如今随着通信技术发展迅速,通信行业即将迈入5G时代。数据传输将会更为密集,数据的交换量也将会越来越庞大。尤其是针对M2M通讯,由于设备的部署范围通常更宽广,且无线设备必须避免频繁更换电 ......
成都亿佰特 无线连接
晒晒收到的奖品 N2862 探头
是德的速度真快,前天发的邮件,今天就收到了。 292118 292119 ...
dcexpert 测试/测量
威视锐ZYNQ开发板-ZingSK嵌入式入门设计--Linux_Hello_LED
一、概述本例程在ZingSK入门设计--Hello_LED基础之上,通过编写Linux下的LED驱动程序,使用户可以在应用层通过Linux系统的标准接口来访问设备,而不用关心寄存器等具体的硬件问题,本篇将介绍Zi ......
zingsoc FPGA/CPLD
如何使用AVR-GCC
很详细的介绍AVR-GCC...
p_maker Microchip MCU
DSP2833x调试心得
1、(1)、报错如下:------------------------- tam2012112701.pjt - Debug ------------------------- "C:\CCStudio_v3.3\C2000\cgtools\bin\cl2000" -@"Debug.lkf">> 28335_RAM_lnk.cmd: ......
Aguilera DSP 与 ARM 处理器
单片机面试
最近在看网上各大公司的单片机面试题,总感觉没有贴近实战的题目,要么题目太大,面试人没时间做,要么太难太偏; 笔者主要是想考核AVR,51,PIC,等常用单片机相关知识,麻烦各位给想几道合适的 ......
huaihebian 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 498  2797  2813  1426  2175  58  53  11  36  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved