电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C4245-35AC

产品描述64, 256, 512, 1K, 2K, 4K x 18 Synchronous FIFOs
产品类别存储    存储   
文件大小397KB,共25页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C4245-35AC概述

64, 256, 512, 1K, 2K, 4K x 18 Synchronous FIFOs

文档预览

下载PDF文档
CY7C4425/4205/4215
CY7C4225/4235/4245
64, 256, 512, 1K, 2K, 4K x 18 Synchronous FIFOs
Features
• High-speed, low-power, first-in first-out (FIFO)
memories
• 64 x 18 (CY7C4425)
• 256 x 18 (CY7C4205)
• 512 x 18 (CY7C4215)
• 1K x 18 (CY7C4225)
• 2K x 18 (CY7C4235)
• 4K x 18 (CY7C4245)
• High-speed 100-MHz operation (10 ns read/write cycle
time)
• Low power (I
CC
=45 mA)
• Fully asynchronous and simultaneous read and write
operation
• Empty, Full, Half Full, and Programmable Almost
Empty/Almost Full status flags
• TTL-compatible
• Retransmit function
• Output Enable (OE) pin
• Independent read and write enable pins
• Center power and ground for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width Expansion Capability
• Depth Expansion Capability
• Space saving 64-pin 10x10 TQFP, and 14x14 TQFP
• 68-pin PLCC
controlled by a free-running clock (WCLK) and a write enable
pin (WEN).
When WEN is asserted, data is written into the FIFO on the
rising edge of the WCLK signal. While WEN is held active, data
is continually written into the FIFO on each cycle. The output
port is controlled in a similar manner by a free-running read
clock (RCLK) and a read enable pin (REN). In addition, the
CY7C42X5 have an output enable pin (OE). The read and
write clocks may be tied together for single-clock operation or
the two clocks may be run independently for asynchronous
read/write applications. Clock frequencies up to 100 MHz are
achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the cascade input (WXI,
RXI), cascade output (WXO, RXO), and First Load (FL) pins.
The WXO and RXO pins are connected to the WXI and RXI
pins of the next device, and the WXO and RXO pins of the last
device should be connected to the WXI and RXI pins of the
first device. The FL pin of the first device is tied to V
SS
and the
FL pin of all the remaining devices should be tied to V
CC
.
The CY7C42X5 provides five status pins. These pins are de-
coded to determine one of five states: Empty, Almost Empty,
Half Full, Almost Full, and Full (see
Table 2).
The Half Full flag
shares the WXO pin. This flag is valid in the standalone and
width-expansion configurations. In the depth expansion, this
pin provides the expansion out (WXO) information that is used
to signal the next FIFO when it will be activated.
The Empty and Full flags are synchronous, i.e., they change
state relative to either the read clock (RCLK) or the write clock
(WCLK). When entering or exiting the Empty states, the flag is
updated exclusively by the RCLK. The flag denoting Full states
is updated exclusively by WCLK. The synchronous flag archi-
tecture guarantees that the flags will remain valid from one
clock cycle to the next. As mentioned previously, the Almost
Empty/Almost Full flags become synchronous if the
V
CC
/SMODE is tied to V
SS
. All configurations are fabricated
using an advanced 0.65µ N-Well CMOS technology. Input
ESD protection is greater than 2001V, and latch-up is prevent-
ed by the use of guard rings.
Functional Description
T
he CY7C42X5 are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
are 18 bits wide and are pin/functionally compatible to
IDT722x5. The CY7C42X5 can be cascaded to increase FIFO
depth. Programmable features include Almost Full/Almost
Empty flags. These FIFOs provide solutions for a wide variety
of data buffering needs, including high-speed data acquisition,
multiprocessor interfaces, and communications buffering.
These FIFOs have 18-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
Cypress Semiconductor Corporation
3901 North First Street
San Jose
CA 95134 •
408-943-2600
April 1995 - Revised August 18, 1997
谁有最全的免费各单片机的资源下载?
谁亦最全的免费各单片机的资源下载(主要针对51和arm的)谢谢!...
hukai19870325 51单片机
T89C51CC02
局域网 Local Area Networks(以太网控制器, 媒体存取控制器单元 Ethernet Controller, MAC,以太网收发器,物理链路层器件 Ethernet Transceiver, PHY,吉比特以太网收发器,物理链路层器件 Giga ......
lorant 嵌入式系统
招FPGA/ASIC硬件高级工程师 硬件设计高级工程师 嵌入式高级工程师
国内领先的音视频图像技术厂商,以产品自主设计研发为主的生产型企业,在全国设有华北、华东、华南、西南、西北、东北6大分支。 我们现在继续多个岗位人才,尤其FPGA/ASIC硬件工程师,硬件设计 ......
shocking 求职招聘
电子设计竞赛失败了,谈谈自己的感想
本帖最后由 paulhyde 于 2014-9-15 08:57 编辑 忙了两个多月,比赛四天三夜里只睡了10个小时,一天基本上就吃一个汉堡。虽然说比赛过去了,遗憾,惋惜没什么意义,但失败了,总要总结下经验教 ......
banana 电子竞赛
关于GSM和msp430连接的问题
向各位大神求助了,我在用msp430串口连接GSM模块(TC35)的时候产生了重大问题。请听我细细道来。 我写了一个小程序,发送一个GSM的命令,然后GSM收到的话回返回数据的。可是GSM不返回。一开始 ......
挨紧 微控制器 MCU
EEWORLD大学堂----Wi-Fi解决方案:SimpleLink Wi-Fi CC3100/CC3200系列
Wi-Fi解决方案:SimpleLink Wi-Fi CC3100/CC3200系列:https://training.eeworld.com.cn/course/315? ? ?结合物联网的迅猛发展趋势,TI 推出了Internet-on-a-chip? : SimpleLink? Wi-Fi? ?CC31 ......
chenyy 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1040  2496  1709  1197  2375  57  17  39  43  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved