电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

89H48T12G2ZCBLI8

产品描述Switch ICs - Various PCIE GEN2 SWITCH
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小276KB,共43页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览 文档解析

89H48T12G2ZCBLI8在线购买

供应商 器件名称 价格 最低购买 库存  
89H48T12G2ZCBLI8 - - 点击查看 点击购买

89H48T12G2ZCBLI8概述

Switch ICs - Various PCIE GEN2 SWITCH

89H48T12G2ZCBLI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码FCBGA
包装说明FCBGA-676
针数676
制造商包装代码BL676
Reach Compliance Codenot_compliant
ECCN代码EAR99
地址总线宽度
总线兼容性I2C; ISA; PCI; SMBUS; VGA
最大时钟频率125 MHz
最大数据传输速率48000 MBps
外部数据总线宽度
JESD-30 代码S-PBGA-B676
JESD-609代码e0
长度27 mm
湿度敏感等级4
端子数量676
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA676,26X26,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1,2.5/3.3 V
认证状态Not Qualified
座面最大高度3.22 mm
最大供电电压1.1 V
最小供电电压0.9 V
标称供电电压1 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度27 mm
uPs/uCs/外围集成电路类型BUS CONTROLLER, PCI

文档解析

ECRC(End-to-End Cyclic Redundancy Check)是一种错误检测技术,用于在数据传输过程中检测数据的完整性。在这份数据手册中,ECRC功能是作为IDT 89HPES48T12G2交换解决方案的一部分,它有助于提高系统的可靠性和数据传输的准确性。

ECRC的工作原理是在数据传输之前,发送端会根据传输的数据生成一个校验值(CRC),并将这个校验值附加到数据包的末尾一起发送给接收端。接收端在收到数据后,会使用相同的算法重新计算接收到的数据的CRC值,并将其与接收到的校验值进行比较。如果两者匹配,那么数据被认为是完整的,没有在传输过程中发生错误。如果两者不匹配,那么表明数据在传输过程中可能发生了错误,接收端可以请求重新发送数据。

在IDT 89HPES48T12G2设备中,ECRC功能提供以下好处来提高系统的可靠性:

  1. 错误检测:能够检测出在PCI Express链路上传输过程中可能发生的错误,包括数据损坏或丢失。

  2. 数据完整性:确保接收到的数据与发送时的数据完全一致,增强了数据传输的安全性。

  3. 错误恢复:通过检测到错误并请求重传,ECRC有助于实现更快速和更可靠的错误恢复机制。

  4. 提高性能:通过减少未检测到的错误和由此导致的系统故障,ECRC有助于提高整个系统的性能和稳定性。

  5. 符合标准:ECRC是PCI Express规范的一部分,支持ECRC功能意味着设备能够与广泛的PCI Express兼容设备进行互操作。

总的来说,ECRC功能通过提供一种机制来确保数据在传输过程中的完整性和准确性,从而帮助提高整个系统的可靠性和稳定性。

文档预览

下载PDF文档
48-Lane 12-Port PCIe® Gen2
System Interconnect Switch
®
89HPES48T12G2
Data Sheet
Device Overview
The 89HPES48T12G2 is a member of the IDT PRECISE™ family of
PCI Express® switching solutions. The PES48T12G2 is a 48-lane, 12-
port system interconnect switch optimized for PCI Express Gen2 packet
switching in high-performance applications, supporting multiple simulta-
neous peer-to-peer traffic flows. Target applications include servers,
storage, communications, embedded systems, and multi-host or intelli-
gent I/O based systems with inter-domain communication.
• De-emphasis
• Receive equalization
• Drive strength
Initialization / Configuration
Features
High Performance Non-Blocking Switch Architecture
48-lane 12-port PCIe switch
• Six x8 ports switch ports each of which can bifurcate to two
x4 ports (total of twelve x4 ports)
Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
Delivers up to
48 GBps (384 Gbps)
of switching capacity
Supports 128 Bytes to 2 KB maximum payload size
Low latency cut-through architecture
Supports one virtual channel and eight traffic classes
Standards and Compatibility
PCI Express Base Specification 2.0 compliant
Implements the following optional PCI Express features
• Advanced Error Reporting (AER) on all ports
• End-to-End CRC (ECRC)
• Access Control Services (ACS)
• Power Budgeting Enhanced Capability
• Device Serial Number Enhanced Capability
• Sub-System ID and Sub-System Vendor ID Capability
• Internal Error Reporting ECN
• Multicast ECN
• VGA and ISA enable
• L0s and L1 ASPM
• ARI ECN
Port Configurability
x4 and x8 ports
• Ability to merge adjacent x4 ports to create a x8 port
Automatic per port link width negotiation
(x8
x4
x2
x1)
Crosslink support
Automatic lane reversal
Autonomous and software managed link width and speed
control
Per lane SerDes configuration
Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
Common switch configurations are supported with pin strap-
ping (no external components)
Supports in-system Serial EEPROM initialization/program-
ming
Quality of Service (QoS)
Port arbitration
• Round robin
• Weighted Round Robin (WRR)
Request metering
• IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
• Combined Input Output Queued (CIOQ) switch architecture
with large buffers
Multicast
Compliant to the PCI-SIG multicast ECN
Supports arbitrary multicasting of Posted transactions
Supports 64 multicast groups
Multicast overlay mechanism support
ECRC regeneration support
Clocking
Supports 100 MHz and 125 MHz reference clock frequencies
Flexible clocking modes
• Common clock
• Non-common clock
Hot-Plug and Hot Swap
Hot-plug controller on all ports
• Hot-plug supported on all downstream switch ports
All ports support hot-plug using low-cost external I
2
C I/O
expanders
Configurable presence detect supports card and cable appli-
cations
GPE output pin for hot-plug event notification
• Enables SCI/SMI generation for legacy operating system
support
Hot swap capable I/O
Power Management
Supports D0, D3hot and D3 power management states
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc.
1 of 43
2011 Integrated Device Technology, Inc.
November 28, 2011

89H48T12G2ZCBLI8相似产品对比

89H48T12G2ZCBLI8 89H48T12G2ZCBL8 89H48T12G2ZDBLG 89H48T12G2ZCBLGI 89H48T12G2ZCBLG8
描述 Switch ICs - Various PCIE GEN2 SWITCH Switch ICs - Various PCIE GEN2 SWITCH Switch ICs - Various PCIE GEN2 SWITCH Switch ICs - Various PCIE GEN2 SWITCH Switch ICs - Various PCIE GEN2 SWITCH
Brand Name Integrated Device Technology Integrated Device Technology - Integrated Device Technology Integrated Device Technology
是否无铅 含铅 含铅 - 不含铅 不含铅
是否Rohs认证 不符合 不符合 - 符合 符合
厂商名称 IDT (Integrated Device Technology) IDT (Integrated Device Technology) - IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 FCBGA FCBGA - FCBGA FCBGA
包装说明 FCBGA-676 FCBGA-676 - BGA, BGA676,26X26,40 BGA, BGA676,26X26,40
针数 676 676 - 676 676
制造商包装代码 BL676 BL676 - BLG676 BLG676
Reach Compliance Code not_compliant not_compliant - compliant compliant
ECCN代码 EAR99 EAR99 - EAR99 EAR99
总线兼容性 I2C; ISA; PCI; SMBUS; VGA I2C; ISA; PCI; SMBUS; VGA - I2C; ISA; PCI; SMBUS; VGA I2C; ISA; PCI; SMBUS; VGA
最大时钟频率 125 MHz 125 MHz - 125 MHz 125 MHz
最大数据传输速率 48000 MBps 48000 MBps - 48000 MBps 48000 MBps
JESD-30 代码 S-PBGA-B676 S-PBGA-B676 - S-PBGA-B676 S-PBGA-B676
JESD-609代码 e0 e0 - e1 e1
长度 27 mm 27 mm - 27 mm 27 mm
湿度敏感等级 4 4 - 4 4
端子数量 676 676 - 676 676
最高工作温度 85 °C 70 °C - 85 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA - BGA BGA
封装等效代码 BGA676,26X26,40 BGA676,26X26,40 - BGA676,26X26,40 BGA676,26X26,40
封装形状 SQUARE SQUARE - SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY - GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 225 225 - 245 245
电源 1,2.5/3.3 V 1,2.5/3.3 V - 1,2.5/3.3 V 1,2.5/3.3 V
认证状态 Not Qualified Not Qualified - Not Qualified Not Qualified
座面最大高度 3.22 mm 3.22 mm - 3.22 mm 3.22 mm
最大供电电压 1.1 V 1.1 V - 1.1 V 1.1 V
最小供电电压 0.9 V 0.9 V - 0.9 V 0.9 V
标称供电电压 1 V 1 V - 1 V 1 V
表面贴装 YES YES - YES YES
技术 CMOS CMOS - CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL - INDUSTRIAL COMMERCIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) - Tin/Silver/Copper (Sn/Ag/Cu) Tin/Silver/Copper (Sn/Ag/Cu)
端子形式 BALL BALL - BALL BALL
端子节距 1 mm 1 mm - 1 mm 1 mm
端子位置 BOTTOM BOTTOM - BOTTOM BOTTOM
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
宽度 27 mm 27 mm - 27 mm 27 mm
uPs/uCs/外围集成电路类型 BUS CONTROLLER, PCI BUS CONTROLLER, PCI - BUS CONTROLLER, PCI BUS CONTROLLER, PCI

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 677  2526  2478  363  2677  57  12  20  54  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved