电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8161Z32BD-150

产品描述512K X 36 ZBT SRAM, 6.5 ns, PBGA165
产品类别存储    存储   
文件大小608KB,共37页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8161Z32BD-150概述

512K X 36 ZBT SRAM, 6.5 ns, PBGA165

512K × 36 ZBT 静态随机存储器, 6.5 ns, PBGA165

GS8161Z32BD-150规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
Objectid2022935009
零件包装代码BGA
包装说明13 X 15 MM, 1 MM PITCH, FBGA-165
针数165
Reach Compliance Code_compli
ECCN代码3A991.B.2.B
compound_id6321399
最长访问时间7.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度15 mm
内存密度16777216 bi
内存集成电路类型ZBT SRAM
内存宽度32
功能数量1
端子数量165
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX32
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度1.4 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度13 mm

文档预览

下载PDF文档
Preliminary
GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
Commercial Temp
Industrial Temp
Features
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
• User-configurable Pipeline and Flow Through mode
• NBT (No Bus Turn Around) functionality allows zero wait
read-write-read bus utilization
• Fully pin-compatible with both pipelined and flow through
NtRAM™, NoBL™ and ZBT™ SRAMs
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ pin for automatic power-down
• JEDEC-standard 100-lead TQFP and 165-bump FP-BGA
packages
• Pb-Free 100-lead TQFP package available
rail for proper operation. Asynchronous inputs include the
Sleep mode enable, ZZ and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
may be configured by the user to operate in Pipeline or Flow
Through mode. Operating as a pipelined synchronous device,
in addition to the rising-edge-triggered registers that capture
input signals, the device incorporates a rising-edge-triggered
output register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is implemented with GSI's high performance CMOS
technology and is available in JEDEC-standard 100-pin TQFP
and 165-bump FP-BGA packages.
Functional Description
The GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)
is an 18Mbit Synchronous Static SRAM. GSI's NBT SRAMs,
like ZBT, NtRAM, NoBL or other pipelined read/double late
write or flow through read/single late write SRAMs, allow
utilization of all available bus bandwidth by eliminating the
need to insert deselect cycles when the device is switched from
read to write cycles.
Because it is a synchronous device, address, data inputs, and
read/ write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
(x18/x36)
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
4.0
280
330
5.5
5.5
210
240
-200
3.0
5.0
230
270
6.5
6.5
185
205
-150
3.8
6.7
185
210
7.5
7.5
170
190
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.00 9/2004
1/37
© 2004, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Mbed开始支持美信的MAXWSNENV
Mbed开始支持美信的MAXWSNENV,主要特点有: 提供方便的BLE平台 板载温度、湿度、光照、气压传感器 低功率可以延长电池使用时间 mbed 中间层接口提供快速开发 板载按钮开关和三彩色L ......
dcexpert 单片机
罗德与施瓦茨与三星世界上首个LTE-Advanced上行载波聚合的验证
罗德与施瓦茨公司的R&S CMW500测试仪又一次向世人展示了其不凡的无线测试能力:~o。日前,罗德与施瓦茨公司和三星公司通过在真实样机上成功验证载波聚合特性。据悉,用于测试的三星DUT是一部6.3 ......
phantom7 测试/测量
Altera Arria 10 FPGA硬件加速平台
http://www.openfpga.cn/data/upload/image/20170907/1504788407241723.jpgArria 10 FPGA 硬件加速平台提供了大容量 / 高带宽的内存,双路8通道超低延迟的通信传输接口 ,是 理想的数据加速平 ......
hailai 淘e淘
TSP实现问题?
现要作一个TSP包,但是再win ce下导不进去了 那位高人知道作TSP包的过程,有代码更好了...
yuexiaomei 嵌入式系统
有没有大佬指导一下blue_nrg2升级功能怎么用啊
比如每个区的起始地址啥的,有没有整个升级操作的流程 ...
mfc4143 意法半导体-低功耗射频
请问STM32是不是不能直接插USB在笔记本电脑上烧录代码?
请问STM32是不是不能直接插USB在笔记本电脑上烧录代码?刚买的STM32F407发现USB插在电脑上电脑提示消息无法识别。于是看了芯达的教程,跟着步骤学装DFUSE,安装完成后显示不兼容,可我明明装的是 ......
Getpower stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1191  1024  1987  1646  2684  24  21  40  34  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved