电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN030-ZVQ100I

产品描述FPGA - Field Programmable Gate Array 30K System Gates ProASIC3 nano
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共111页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PN030-ZVQ100I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PN030-ZVQ100I - - 点击查看 点击购买

A3PN030-ZVQ100I概述

FPGA - Field Programmable Gate Array 30K System Gates ProASIC3 nano

A3PN030-ZVQ100I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microsemi
包装说明14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, VQFP-100
Reach Compliance Codeunknown
JESD-30 代码S-PQFP-G100
JESD-609代码e0
长度14 mm
湿度敏感等级3
可配置逻辑块数量768
等效关口数量30000
端子数量100
最高工作温度85 °C
最低工作温度-40 °C
组织768 CLBS, 30000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFQFP
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
Revision 12
DS0111
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• T
j
= –20°C to +85°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer
to the
PDN 1503 - IGLOO nano Z and ProASIC3 nano Z Families.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
DS0097: ProASIC3 Family Flash FPGAs Datasheet
and
DS0098:
ProASIC3E Flash Family FPGAs Datasheet.
† A3PN030 and smaller devices do not support this feature.
September 2015
© 2015 Microsemi Corporation
I
关于dc-ac问题
各位大神,老师!小弟第一次做逆变,我用sg3524做pwm,irf3205做开关管构成dc ac全桥逆变,请问大神sg3524输出要加驱动器再控制开关管不?我实验了下,用ir2110做驱动或是自己用分离原件做了一个 ......
hu沧海一梦 电源技术
欧姆龙PLC编程手册学习
学习 ...
wwwcccaaa 下载中心专版
我用 ADC12测量的电压值 有问题
应该是2.08v 但实际测出的值是 2.88v 不明白...
yanqitwins 微控制器 MCU
自动功率控制电路的一些问题
我最近做激光器的驱动电路,有一个自动功率控制电路这里有一些问题不明白,PD是提供了电流,可是PD的电流方向是向下的,A1运放“+”输入端电流又进不去,那这个方向的电流到底流到哪里呀,这里 ......
ddop001 模拟电子
Beagblebone black 能否不用sd卡
请问下bbb能够不用sd卡,就是程序啊系统啊所有的东西都存在emmc中,真个系统可以不插sd卡,谢谢咯。。。新手捉急。。...
q287671984 ARM技术
新手学生第一次画pcb板子,求指导
256500256501256502256503256504 256505 原理图 256506 布局 另外问一个问题:图里有一部分是用lm2596把12V转5V给树莓派供电。(右下角usb插头)自己总感觉少了点啥。保险丝?还是什么?电 ......
度假的乞丐 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2055  2858  1477  1527  2204  52  11  43  7  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved