电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS840F18AGT-8I

产品描述256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs
产品类别存储    存储   
文件大小409KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS840F18AGT-8I概述

256K x 18, 128K x 32, 128K x 36 4Mb Sync Burst SRAMs

GS840F18AGT-8I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间8 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS840F18/32/36AT-7.5/8/8.5/10
TQFP
Commercial Temp
Industrial Temp
Features
• Flow Through mode operation
• 3.3 V +10%/–5% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipelined mode
• Byte Write (BW) and/or Global Write (GW) operation
• Common data inputs and data outputs
• Clock Control, registered, address, data, and control
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC standard 100-lead TQFP
• Pb-Free 100-lead TQFP package available
256K x 18, 128K x 32, 128K x 36
4Mb Sync Burst SRAMs
7.5 ns – 12
3.3 V V
3.3 V and 2.5 V I
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. T
Burst function need not be used. New addresses can be load
on every cycle with no degradation of chip performance.
Functional Description
Applications
The GS840F18/32/36A is a 4,718,592-bit (4,194,304-bit for
x32 version) high performance synchronous SRAM with a 2-
bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support. The
GS840F18/32/36A is available in a JEDEC standard 100-lead
TQFP package.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV) and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Designing For Compatibility
The JEDEC Standard for Burst RAMS calls for a FT mode
option (pin 14 on TQFP). Board sites for Flow Through Bu
RAMS should be designed with V
SS
connected to the FT p
location to ensure the broadest access to multiple vendor
sources. Boards designed with FT pin pads tied low may be
stuffed with GSI’s Pipeline/Flow Through-configurable Bu
RAMS or any vendor’s Flow Through or configurable Burs
SRAM. Bumps designed with the FT pin location tied high
floating must employ a non-configurable Flow Through Bu
RAM, like this RAM, to achieve flow through functionality
Byte Write and Global Write
Byte write operation is performed by using Byte Write ena
(BW) input combined with one or more individual byte wri
signals (Bx). In addition, Global Write (GW) is available fo
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(high) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS840F18/32/36A operates on a 3.3 V power supply a
all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separat
output power (V
DDQ
) pins are used to decouple output nois
from the internal circuit.
Parameter Synopsis
–7.5
-8
-8.5
-10
-12
Flow
t
KQ
7.5 ns
8 ns
8.5 ns
10 ns
12 ns
Through tCycle 8.5 ns
9 ns
10 ns
12 ns
15 ns
2-1-1-1
I
DD
245 mA 210 mA 190 mA 165 mA 135 mA
Rev: 1.09 10/2004
1/21
© 1999, GSI Techno
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【GD32L233C-START评测】14. CAU加密算法之AES
之前的帖子可以参考: 【GD32L233C-START评测】1.开箱 【GD32L233C-START评测】2.手把手创建新工程 【GD32L233C-START评测】3.移植FreeRTOS到GD32L233 【GD32L233C-START评测】 ......
hehung GD32 MCU
MSP430F5438学习笔记 UART SMCLK 115200-8-N-1
MSP430中 UCBR0、UCBR1和UCBRF的设置值可以通过计算,也通过通过查表获得。我个人倾向于查表法。具体可以参考以下两张图表。默认情况,ACLK为32768MHZ,而SMCLK为1048576。选择ACLK时波特率最大 ......
fish001 微控制器 MCU
MKW41Z512之keils环境小试牛刀
本帖最后由 微笑的鱼fish 于 2017-7-4 21:33 编辑 keil能够支持KW41的开发,步骤如下: 1.首先需要下载keil的packs进行安装310362 310363 2.新建工程 选择芯片KW41Z512 310364 ......
微笑的鱼fish NXP MCU
开关电源芯片LTM4613的开关频率的设定
429982下图为LTM4613的经典例程,开关频率为什么算出来对不上呢?求解。429984 ...
928083047 模拟电子
谁有 tsmc_rfcmos018_v6的ADs 库啊》
谁有 tsmc_rfcmos018_v6的ADs 库啊》...
sunjianhuihao 无线连接
PN序列码的产生
最近要做一些对PN码的操作运算,正在学习Matlab中自带的帮助中关于PN模块的介绍,例子少了一些,哪位知晓的,可否共享一些例子!呵呵...
yuanye512 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1204  667  1405  1861  1725  25  14  29  38  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved