电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N286-003NI

产品描述Clock Synthesizer / Jitter Cleaner 4 In 2 PLL 8 Output 8kHz to 1GHz 0.3ps
产品类别半导体    模拟混合信号IC   
文件大小1MB,共78页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

8T49N286-003NI在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N286-003NI - - 点击查看 点击购买

8T49N286-003NI概述

Clock Synthesizer / Jitter Cleaner 4 In 2 PLL 8 Output 8kHz to 1GHz 0.3ps

8T49N286-003NI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Clock Synthesizer / Jitter Cleaner
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
168

文档预览

下载PDF文档
FemtoClock
®
NG Octal Universal
Frequency Translator
8T49N286
Datasheet
Description
The 8T49N286 has two independent, fractional-feedback PLLs that
can be used as jitter attenuators and frequency translators. It is
equipped with six integer and two fractional output dividers, allowing
the generation of up to eight different output frequencies, ranging
from 8kHz to 1GHz. Four of these frequencies are completely
independent of each other and the inputs. The other four are related
frequencies. The eight outputs may select among LVPECL, LVDS,
HCSL or LVCMOS output levels.
This functionality makes it ideal to be used in any frequency
translation application, including 1G, 10G, 40G and 100G
Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T
G.709 (2009) FEC rates. The device may also behave as a frequency
synthesizer.
The 8T49N286 accepts up to four differential or single-ended input
clocks and a crystal input. Each of the two internal PLLs can lock to
different input clocks which may be of independent frequencies. The
other two input clocks are intended for redundant backup of the
primary clocks and must be related in frequency to their primary.
The device supports hitless reference switching between input
clocks. The device monitors all input clocks for Loss of Signal (LOS),
and generates an alarm when an input clock failure is detected.
Automatic and manual hitless reference switching options are
supported. LOS behavior can be set to support gapped or ungapped
clocks.
The 8T49N286 supports holdover for each PLL. The holdover has an
initial accuracy of ±50ppB from the point where the loss of all
applicable input reference(s) has been detected. It maintains a
historical average operating point for each PLL that may be returned
to in holdover at a limited phase slope.
The device places no constraints on input to output frequency
conversion, supporting all FEC rates, including the new revision of
ITU-T Recommendation G.709 (2009), most with 0ppm conversion
error.
Each PLL has a register-selectable loop bandwidth from 1.4Hz to
360Hz.
Each output supports individual phase delay settings to allow
output-output alignment.
The device supports Output Enable inputs and Lock, Holdover and
LOS status outputs.
The device is programmable through an I
2
C interface. It also supports
I
2
C master capability to allow the register configuration to be read
from an external EEPROM. The user may select whether the
programming interface uses I
2
C protocols or SPI protocols, however
in SPI mode, read from the external EEPROM is not supported.
SyncE (G.8262) applications
Wireless base station baseband
Data communications
100G Ethernet
Features
Supports SDH/SONET and Synchronous Ethernet clocks
including all FEC rate conversions
<0.3ps RMS Typical Jitter (including spurs), 12kHz to 20MHz
Operating modes: locked to input signal, holdover and free-run
Initial holdover accuracy of ±50ppb
Accepts up to four LVPECL, LVDS, LVHSTL, HCSL or LVCMOS
input clocks
Accepts frequencies ranging from 8kHz up to 875MHz
Auto and manual input clock selection with hitless switching
Clock input monitoring, including support for gapped clocks
Phase-Slope Limiting and Fully Hitless Switching options to
control output phase transients
Operates from a 10MHz to 40MHz fundamental-mode crystal
Generates 8 LVPECL / LVDS / HCSL or 16 LVCMOS output
clocks
Output frequencies ranging from 8kHz up to 1.0GHz (diff)
Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
Eight General Purpose I/O pins with optional support for status
and control
Eight Output Enable control inputs
Lock, Holdover and Loss-of-Signal status outputs
Open-drain Interrupt pin
Write-protect pin to prevent configuration registers being altered
Nine programmable loop bandwidth settings for each PLL from
1.4Hz to 360Hz.
Optional Fast Lock function
Programmable output phase delays in steps as small as 16ps
Register programmable through I
2
C / SPI or via external I
2
C
EEPROM
Bypass clock paths for system tests
Power supply modes:
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V
3.3V / 3.3V / 1.8V (LVCMOS)
2.5V / 2.5V / 3.3V
2.5V / 2.5V / 2.5V
2.5V / 2.5V / 1.8V (LVCMOS)
-40°C to 85°C ambient operating temperature
Package: 72QFN, lead-free RoHs (6)
Typical Applications
OTN or SONET / SDH equipment Line cards (up to OC-192, and
supporting FEC ratios)
OTN de-mapping (Gapped Clock and DCO mode)
Gigabit and Terabit IP switches / routers including support of
Synchronous Ethernet
©2018 Integrated Device Technology, Inc.
1
February 2, 2018
如何更改头像
个人头像更改目前步骤: 个人设置(类似操作均可)->上传头像->点击下方说明图片里的“选择图片”(如图红圈内容)->选择合适大小->预览头像->确定 21766...
小志 为我们提建议&公告
GD32 MCU 现在是不是也缺货?
现在找M3的内核 有没有货? 问了好几家都没有? 最高频率是? FLASH: SRAM: 工作电压: 定时器: ...
深宣宣 GD32 MCU
笔记本电脑用TFT—LCD模块的结构资源分享
笔记本电脑用TFT—LCD模块的结构 ...
会飞的大大 下载中心专版
我玩过的各种单片机
我玩过ARM AVR MSP430 STC51,感觉STC51编程方便,大众化的东西。用起来顺手,但是内部资源很是不足,尤其是它的定时器太少。AVR有ICC编程,所以功能外设寄存设置起来很是方便,性能一般,是8位 ......
LabVIEW解题 微控制器 MCU
观看在线视频的严重问题
目前无法观看在线视频...
jw072315 微控制器 MCU
上海地区的哪个培训机构比较好点?
一般的单片机培训要多久,上海地区的哪个培训机构比较好点?...
ruanhua 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1015  1187  2356  2615  2802  31  19  14  29  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved