电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS84118B-100I

产品描述256K x 18 Sync Cache Tag
产品类别存储    存储   
文件大小492KB,共30页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS84118B-100I概述

256K x 18 Sync Cache Tag

GS84118B-100I规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间12 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e0
长度22 mm
内存密度4718592 bi
内存集成电路类型CACHE TAG SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度2.4 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS84118T/B-166/150/133/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• 3.3 V +10%/–5% core power supply, 2.5 V or 3.3 V I/O
supply
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (Pentium
TM
and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP package and 119-BGA:
T:TQFP or B: BGA
-166
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
cycle
t
KQ
I
DD
t
KQ
t
cycle
I
DD
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
-150
6.6 ns
3.8 ns
275 mA
10 ns
10 ns
190 mA
-133
7.5 ns
4.0 ns
250 mA
11 ns
15 ns
140 mA
-100
10 ns
4.5 ns
190 mA
12 ns
15 ns
140 mA
256K x 18 Sync
Cache Tag
166 MHz–100 MHz
8.5 ns–12 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT
mode pin, I/O registers can be programmed to perform pipeline
or flow through operation. Flow Through mode reduces
latency.
Byte write operation is performed by using Byte Write Enable
(BWE) input combined with two individual byte write signals
BW1-2. In addition, Global Write (GW) is available for
writing all bytes at one time.
Compare cycles begin as a read cycle with output disabled so
that compare data can be loaded into the data input register.
The comparator compares the read data with the registered
input data and a match signal is generated. The match output
can be either in Pipeline or Flow Through modes controlled by
the FT signal.
Low power (Standby mode) is attained through the assertion of
the ZZ signal, or by stopping the clock (CLK). Memory data is
retained during Standby mode.
JTAG boundary scan interface is provided using IEEE
standard 1149.1 protocol. Four pins—Test Data In (TDI), Test
Data Out (TDO), Test Clock (TCK) and Test Mode Select
(TMS)—are used to perform JTAG function.
The GS84118 operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- or 2.5 V-LVTTL-compatible. Separate
output (V
DDQ
) pins are used to allow both 3.3 V or 2.5 V IO
interface.
Functional Description
The GS84118 is a 256K x 18 high performance synchronous
SRAM with integrated Tag RAM comparator. A 2-bit burst
counter is included to provide burst interface with Pentium
TM
and other high performance CPUs. It is designed to be used as
a Cache Tag SRAM, as well as data SRAM. Addresses, data
IOs, match output, chip enables (CE1, CE2, CE3), address
control inputs (ADSP, ADSC, ADV), and write control inputs
(BW1, BW2, BWE, GW, DE) are synchronous and are
controlled by a positive-edge-triggered clock (CLK).
Output Enable (OE), Match Output Enable, and power down
control (ZZ) are asynchronous. Burst can be initiated with
either ADSP or ADSC inputs. Subsequent burst addresses are
generated internally and are controlled by ADV. The burst
sequence is either interleave order (Pentium
TM
or x86) or
linear order, and is controlled by LBO.
Rev: 1.05 7/2001
1/30
* Pentium is a trademark of Intel Corp.
© 1999, Giga Semiconductor, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Trademark Notice (if any) Trademark of Giga Semiconductor, Inc. (GSI Technology).
大二小学渣求助,在线等回复
各位大神,本人大二小学渣妹纸一枚,现有比赛,时间紧迫,求解单片机知识 我想用一个单片机控制三个LED灯泡,LED灯泡应该接在单片机的哪个IO口上,还需要加三极管之类的东西么? 求助求 ......
奋进的小学渣 51单片机
keil c51中文教程
本帖最后由 paulhyde 于 2014-9-15 09:20 编辑 keil c51中文教程 21927 ...
dabenlu803 电子竞赛
EEWORLD大学堂----Linear and LDO regulators and Switch Mode Power Supply Tutorial
Linear and LDO regulators and Switch Mode Power Supply Tutorial:https://training.eeworld.com.cn/course/4388Just how different are linear, LDO and switching buck voltage regulators ......
老白菜 电源技术
STM32F107VC金龙开发板 第四章——ADC
第四章 金龙107——ADC 4.1 ADC简介:STM32的ADC是一个12位逐次逼近型模拟数字转换器,它多达18个通道,可测量16个外部通道和2个内部通道,各通道的转换可单次,连续,扫描或间断模式执行,转换 ......
旺宝电子 stm32/stm8
直播 FAQ|贝能国际新型玻璃破碎检测方案
直播详情:贝能国际新型玻璃破碎检测方案 直播主题:贝能国际新型玻璃破碎检测方案 直播讲师:李仁庆 直播FAQ摘录: 1、对玻璃的要求高吗?还是任何玻璃都可以?有没有 ......
EEWORLD社区 工业自动化与控制
请教单片机用SPI方式读写SD卡的问题。
请问单片机用SPI方式(用模拟方式)与普通SD卡通信的硬件电路该怎样连接?SD卡的存储结构是怎样的,存储地址是怎样分配的,以128M的为例要分多少页?最好能给份读写例程和原理图。请高人指教,这是 ......
yoyo_xmu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 688  872  2436  2160  639  14  18  50  44  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved