电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS841E18AGT-150

产品描述256K x 18 Sync Cache Tag
产品类别存储    存储   
文件大小410KB,共21页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS841E18AGT-150概述

256K x 18 Sync Cache Tag

GS841E18AGT-150规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompli
ECCN代码3A991.B.2.B
最长访问时间10 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4718592 bi
内存集成电路类型CACHE TAG SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm

文档预览

下载PDF文档
GS841E18AT/B-180/166/150/130/100
TQFP, BGA
Commercial Temp
Industrial Temp
Features
• 3.3 V +10%/–5% core power supply, 2.5 V or 3.3 V I/O
supply
• Dual Cycle Deselect (DCD)
• Intergrated data comparator for Tag RAM application
• FT mode pin for flow through or pipeline operation
• LBO pin for Linear or Interleave (Pentium
TM
and X86) Burst
mode
• Synchronous address, data I/O, and control inputs
• Synchronous Data Enable (DE)
• Asynchronous Output Enable (OE)
• Asynchronous Match Output Enable (MOE)
• Byte Write (BWE) and Global Write (GW) operation
• Three chip enable signals for easy depth expansion
• Internal self-timed write cycle
• JTAG Test mode conforms to IEEE standard 1149.1
• JEDEC-standard 100-lead TQFP package and 119-BGA
• Pb-Free 100-lead TQFP package available
256K x 18 Sync
Cache Tag
180 MHz–100 MHz
3.3 V V
DD
3.3 V and 2.5 V I/O
Output registers and the Match output register are provided and
controlled by the FT mode pin (Pin 14). Through use of the FT mode
pin, I/O registers can be programmed to perform pipeline or flow
through operation. Flow Through mode reduces latency.
Byte write operation is performed by using Byte Write Enable (BWE)
input combined with two individual byte write signals BW1-2. In
addition, Global Write (GW) is available for writing all bytes at one
time.
Compare cycles begin as a read cycle with output disabled so that
compare data can be loaded into the data input register. The
comparator compares the read data with the registered input data and a
match signal is generated. The match output can be either in Pipeline
or Flow Through modes controlled by the FT signal.
Low power (Standby mode) is attained through the assertion of the ZZ
signal, or by stopping the clock (CLK). Memory data is retained
during Standby mode.
JTAG boundary scan interface is provided using IEEE standard
1149.1 protocol. Four pins—Test Data In (TDI), Test Data Out
(TDO), Test Clock (TCK) and Test Mode Select (TMS)—are used to
perform JTAG function.
The GS841E18A operates on a 3.3 V power supply and all inputs/
outputs are 3.3 V- or 2.5 V-LVTTL-compatible. Separate output
(V
DDQ
) pins are used to allow both 3.3 V or 2.5 V IO interface.
Functional Description
The GS841E18A is a 256K x 18 high performance synchronous DCD
SRAM with integrated Tag RAM comparator. A 2-bit burst counter is
included to provide burst interface with Pentium
TM
and other high
performance CPUs. It is designed to be used as a Cache Tag SRAM,
as well as data SRAM. Addresses, data IOs, match output, chip
enables (CE1, CE2, CE3), address control inputs (ADSP, ADSC,
ADV), and write control inputs (BW1, BW2, BWE, GW, DE) are
synchronous and are controlled by a positive-edge-triggered clock
(CLK).
Output Enable (OE), Match Output Enable, and power down control
(ZZ) are asynchronous. Burst can be initiated with either ADSP or
ADSC inputs. Subsequent burst addresses are generated internally and
are controlled by ADV. The burst sequence is either interleave order
(Pentium
TM
or x86) or linear order, and is controlled by LBO.
Dual Cycle Deselect (DCD)
The GS841E18A is a DCD pipelines synchronous SRAM. DCD
SRAMs pipeline disable commands to the same degree as read
commands. DCD SRAMs hold the deselect command for one full
cycle and then begin turning off their outputs just after the second
rising edge of the clock.
Parameter Synopsis
–180
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
t
cycle
t
KQ
I
DD
t
KQ
t
cycle
I
DD
5.5 ns
3.2 ns
335 mA
8 ns
9.1 ns
210 mA
-166
6.0 ns
3.5 ns
310 mA
8.5 ns
10 ns
190 mA
-150
6.6 ns
3.8 ns
275 mA
10 ns
10 ns
190 mA
-133
7.5 ns
4.0 ns
250 mA
11 ns
15 ns
140 mA
-100
10 ns
4.5 ns
190 mA
12 ns
15 ns
140 mA
Rev: 1.03 4/2005
1/21
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
* Pentium is a trademark of Intel
入会宣誓
我现在宣布誓词。我志愿加入电子工程世界论坛,拥护电子工程世界论坛的纲领,遵守电子工程世界论坛的章程,履行电子工程世界论坛会员义务;执行电子工程世界论坛的决定,严守电子工程世界论坛的 ......
天使疯子 嵌入式系统
如何把BINFS盘中的文件读取出来
想把WINCE5。0的BINFS盘中的DLL文件读取出来,不知道有什么方法?...
小作家 嵌入式系统
AD画PCB放大后有很多白色的线
AD画PCB放大后有很多白色的线,不是飞线,还有很多横杠。不放大就只有飞线。求助各位,这是怎么回事?405257405263 ...
你的虎牙脆 PCB设计
AD 用焊盘堆叠不规则开槽设置对应忽略DRC
本帖最后由 p0we7 于 2019-7-30 22:44 编辑 ======================= 解决了 原来是Hold to Hold 的规则没有开启在线检测 ,所以修改规则之后没有更新对应DRC。 其实规则是正确的 , ......
p0we7 PCB设计
WINCE中的MSG_WAR 如何使用
MSG_WAR信息应该打印在哪里,是打印在WINCE的界面上 ,还是打印在 调试窗口里? 如何设置才能 出现MSG_WAR信息?...
stephen100 嵌入式系统
FPGA QQ群
QQ群: 69611574。欢迎加入。...
fpga126 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2169  29  139  868  316  53  46  29  7  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved