电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88037BGT-250

产品描述256K x 36 9Mb Sync Burst SRAM
文件大小388KB,共19页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 全文预览

GS88037BGT-250概述

256K x 36 9Mb Sync Burst SRAM

文档预览

下载PDF文档
GS88037BT-333/300/250/200
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
• Pb-Free 100-lead TQFP package available
256K x 36
9Mb Sync Burst SRAM
333 MHz–200 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
SCD Pipelined Reads
The GS88037BT is a SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88037BT operates on a 2.5 V or 3.3 V power supply.
All input are 3.3 V and 2.5 V compatible. Separate output
power (V
DDQ
) pins are used to decouple output noise from the
internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88037BT is a 9,437,184-bit (8,388,608-bit for x32
version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Parameter Synopsis
Pipeline
3-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr
(x36)
Curr
(x36)
-333
2.0
3.0
435
435
-300
2.2
3.3
395
395
-250
2.3
4.0
330
330
-200
2.7
5.0
270
270
Unit
ns
ns
mA
mA
Rev: 1.04 2/2005
1/19
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
USB是否可以只需要2根线
不清楚USB的通讯原理,请问如果不考虑供电要求,USB连接是否只需要D-和D+两条线即可呢?...
GeorgePCB PCB设计
高通开源 AllJoyn 打造全球物联网的通用框架
智能设备的飞速发展将物联网逐渐带入人们的生活。今年的MDCC 2013上,Linquet创始人Pooya Kazerouni提出,未来几乎一切东西都可以互联,设备数量将多达500亿台。http://segmentfault.com/img/bV ......
lyzhangxiang 无线连接
基于RL78/G14的多路微小电流/功耗检测仪
在电子电路设计中我们时常要对设备的功耗进行分析,本项目设计微小电路测试仪可以直观的观察电路中电流的的变化,可以对电路进行功耗的分析。1.利用检流放大器对当前采集当前电路中的电流值,并 ......
pkilllo 瑞萨MCU/MPU
MAX2140内部ESD二极管的保护电路设计
在对MAX2140 SDARS接收器进行热插拔操作(接通电源或断开电源)时,可能使其内部静电放电(ESD)保护二极管失效,热插拔不是该器件的标准操作。但这种情况会发生在很多应用中,尤其是在汽车工业中, ......
黑衣人 能源基础设施
各位大哥帮帮小第啊
就是有源晶振还能分频吗?时钟芯片DS1302的晶振要接32768HZ的啊!没的卖啊!!只好分频了!...
hezhiwen 单片机
硬件开发流程及规范---第一章 概述
第一章 概述 第一节 硬件开发过程简介 §1.1.1 硬件开发的基本过程 硬件开发的基本过程: 1.明确硬件总体需求情况,如CPU 处理能力、存储容量及速度,I/O 端口的分配、接口要求、电平要求 ......
chenky 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2507  385  76  332  1227  51  8  2  7  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved