电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS49NLC18320-33BI

产品描述DRAM 576Mbit x18 Common I/O 300MHz Leaded IT
产品类别存储   
文件大小1MB,共35页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS49NLC18320-33BI在线购买

供应商 器件名称 价格 最低购买 库存  
IS49NLC18320-33BI - - 点击查看 点击购买

IS49NLC18320-33BI概述

DRAM 576Mbit x18 Common I/O 300MHz Leaded IT

IS49NLC18320-33BI规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHSN
类型
Type
RLDRAM2
Data Bus Width18 bit
Organization32 M x 18
封装 / 箱体
Package / Case
BGA-144
Memory Size576 Mbit
Maximum Clock Frequency300 MHz
Access Time3.3 ns
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max368 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Tray
安装风格
Mounting Style
SMD/SMT
Moisture SensitiveYes
工作电源电压
Operating Supply Voltage
1.8 V
工厂包装数量
Factory Pack Quantity
104
单位重量
Unit Weight
0.015757 oz

文档预览

下载PDF文档
IS49NLC96400,IS49NLC18320,IS49NLC36160
576Mb (x9, x18, x36) Common I/O RLDRAM
2 Memory
FEATURES
400MHz DDR operation (800Mb/s/pin data rate)
28.8Gb/s peak bandwidth (x36 at 400 MHz clock
frequency)
Reduced cycle time (15ns at 400MHz)
32ms refresh (16K refresh for each bank; 128K refresh
command must be issued in total each 32ms)
8 internal banks
Non-multiplexed addresses (address multiplexing option
available)
SRAM-type interface
Programmable READ latency (RL), row cycle time, and
burst sequence length
Balanced READ and WRITE latencies in order to optimize
data bus utilization
Data mask signals (DM) to mask signal of WRITE data; DM
is sampled on both edges of DK.
Differential input clocks (CK, CK#)
Differential input data clocks (DKx, DKx#)
On-die DLL generates CK edge-aligned data and output
data clock signals
Data valid signal (QVLD)
HSTL I/O (1.5V or 1.8V nominal)
25-60Ω matched impedance outputs
2.5V V
EXT
, 1.8V V
DD
, 1.5V or 1.8V V
DDQ
I/O
On-die termination (ODT) R
TT
IEEE 1149.1 compliant JTAG boundary scan
Operating temperature:
Commercial
(T
C
= 0° to +95°C; T
A
= 0°C to +70°C),
Industrial
(T
C
= -40°C to +95°C; T
A
= -40°C to +85°C)
JUNE 2016
OPTIONS
Package:
144-ball FBGA (leaded)
144-ball FBGA (lead-free)
144-ball WBGA (lead-free)
Configuration:
64Mx9
32Mx18
16Mx36
Clock Cycle Timing:
Speed Grade
t
RC
t
CK
-25E
15
2.5
-25
20
2.5
-33
20
3.3
-5
20
5
Unit
ns
ns
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
RLDRAM
is a registered trademark of Micron Technology, Inc.
Integrated Silicon Solution, Inc. – www.issi.com –
Rev. A1, 06/06/2016
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1093  2045  538  826  1240  37  53  2  43  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved