电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72801L12PF

产品描述DUAL CMOS SyncFIFO
文件大小150KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT72801L12PF概述

DUAL CMOS SyncFIFO

文档预览

下载PDF文档
DUAL CMOS SyncFIFO™
Integrated Device Technology, Inc.
IDT72801
IDT72811
IDT72821
IDT72831
IDT72841
FEATURES:
• The 72801 is equivalent to two 72201 256 x 9 FIFOs
• The 72811 is equivalent to two 72211 512 x 9 FIFOs
• The 72821 is equivalent to two 72221 1024 x 9 FIFOs
• The 72831 is equivalent to two 72231 2048 x 9 FIFOs
• The 72841 is equivalent to two 72241 4096 x 9 FIFOs
• Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
• Ideal for prioritization, bidirectional, and width expansion
applications
• 15 ns read/write cycle time FOR THE 72801/72811
• 20 ns read/write cycle time FOR THE 72821/72831/72841
• Separate control lines and data lines for each FIFO
• Separate empty, full, programmable almost-empty and
almost-full flags for each FIFO
• Enable puts output data lines in high-impedance state
• Space-saving 64-pin Thin Quad Flat Pack (TQFP)
• Industrial temperature range (-40
O
C to +85
O
C) is avail-
able, tested to military electrical specifications
DESCRIPTION:
72801/72811/72821/72831/72841 are dual synchronous
(clocked) FIFOs. The device is functionally equivalent to two
72201/72211/72221/72231/72241 FIFOs in a single package
with all associated control, data, and flag lines assigned to
separate pins.
Each of the two FIFOs (designated FIFO A and FIFO B)
contained in the 72801/72811/72821/72831/72841 has a 9-
bit input data port (DA0 - DA8), DB0 - DB8) and a 9-bit output
data port (QA0 - QA8, QB0 - QB8). Each input port is
controlled by a free-running clock(WCLKA, WCLKB), and two
write enable pins (
WENA1
, WENA2,
WENB1
, WENB2). Data
is written into each of the two arrays on every rising clock edge
of the write clock (WCLKA WCLKB) when the appropriate
write enable pins are asserted.
The output port of each FIFO bank is controlled by its
associated clock pin (RCLKA, RCLKB) and two read enable
pins (
RENA1
,
RENA2
,
RENB1
,
RENB2
). The read clock can
be tied to the write clock for single clock operation or the two
clocks can run asynchronous of one another for dual clock
operation. An output enable pin (
OEA
,
OEB
) is provided on the
read port of each FIFO for three-state output control .
Each of the two FIFOs has two fixed flags, empty (
EFA
,
EFB
)
and full (
FFA
,
FFB
). Two programmable flags, almost-empty
(
PAEA
,
PAEB
) and almost-full (
PAFA
,
PAFB
), are provided for
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
GND
QB
8
QB
7
QB
6
QB
5
QB
4
QB
3
QB
2
QB
1
QA
0
FFA
EFA
OEA
RENA
2
RCLKA
RENA
1
PIN CONFIGURATION
WENA
2
/
LDA
WCLKA
QA
1
QA
2
QA
3
QA
4
QA
5
QA
6
QA
7
QA
8
V
CC
WENA
1
RSA
DA
8
DA
7
DA
6
PAFA
PAEA
WENB
2
/
LDB
WCLKB
WENB
1
RSB
DA
5
DA
4
DA
3
DA
2
DA
1
DA
0
DB
8
DB
7
DB
6
DB
5
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
PN64-1
TQFP,
TOP VIEW
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
FFB
EFB
OEB
RENB
2
RCLKB
RENB
1
GND
V
CC
DB
0
DB
1
DB
2
DB
3
DB
4
QB0
PAEB
PAFB
3034 drw 01
SyncFIFO is a trademark and the IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©1996
Integrated Device Technology, Inc
For latest information contact IDT's web site at www.idt.com or fax-on-demand at 408-492-8391.
NOVEMBER 1996
DSC-3034/1
5.15
1
关于低功耗msp430PID控制电机转速的C程序
#include #include #include unsigned int cap_tar,cap_first,cap_last,time,pluse,flag=0,temp1; float speed,Uk,vis=0,temp2=0; /******************************************* 函数 ......
fish001 微控制器 MCU
SUPERPRO/3000U智能极速通用编程器
特点: 已通过CE认证。 编程速度无与伦比,逼近芯片理论极限。编程+校验一片32Mb FLASH存储器 (INTEL 28F320W18)为13.5秒,数倍于竞争对手。 基本配置48脚万能驱动电路。所选购的适配器 ......
rain 单片机
TMS320F28335型数字信号处理器
TMS320F28335型数字信号处理器TI公司的一款TMS320C28X系列浮点DSP控制器。与以往的定点DSP相比,该器件的精度高,成本低, 功耗小,性能高,外设集成度高,数据以及程序存储量大,A/D转换更精确 ......
fish001 DSP 与 ARM 处理器
麦克风没有声音
我把sndvol32文件放进C:\WINDOWS\system32,音量图标是出现了,可是与别人语音的时候还是提示麦克风没有声音,这到底是怎么回事呀?...
aabbccddee2 嵌入式系统
有关bios的时间设置问题
实在不好意思!前一个问题没有解决,又来了新问题,我的板子是eurotech公司cpu1462的板子。我在bios设置时正确设置了时间和日期,也保存了。为什么关电重启后时间和日期又恢复为0点,2007年一月 ......
lipuman 嵌入式系统
TGF4042信号发生器测评之典型信号的时频域特性
本帖最后由 zjd01 于 2019-8-12 19:06 编辑 本次测评利用TGF4042信号发生器产生常用的典型信号,正弦,方波,三角波,sinc。 然后利用示波器fft功能,查看经过变换后的幅频特性。 ......
zjd01 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1401  896  1363  2062  1232  34  29  28  12  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved