电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8T49N524-005NLGI8

产品描述Clock Generators & Support Products UFT
产品类别半导体    模拟混合信号IC   
文件大小476KB,共37页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 选型对比 全文预览

8T49N524-005NLGI8在线购买

供应商 器件名称 价格 最低购买 库存  
8T49N524-005NLGI8 - - 点击查看 点击购买

8T49N524-005NLGI8概述

Clock Generators & Support Products UFT

8T49N524-005NLGI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Clock Generators & Support Products
RoHSDetails
类型
Type
Clock Generators
Maximum Input Frequency800 MHz
Max Output Freq1290 MHz
Number of Outputs8 Output
工作电源电压
Operating Supply Voltage
2.5 V, 3.3 V
工作电源电流
Operating Supply Current
177 mA, 188 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
VFQFN-40
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
工厂包装数量
Factory Pack Quantity
5000

文档预览

下载PDF文档
Programmable FemtoClock
®
NG LVPECL/LVDS
Dual 4-Output Fractional Clock Generator
IDT8T49N524I
DATA SHEET
General Description
The IDT8T49N524I is an eight output programmable any-rate dual
clock generator with selectable LVDS or LVPECL outputs. Both clock
generators use Fractional Output Dividers to be able to generate out-
put frequencies that are independent of each other and independent
of the input frequency. Output frequencies for both clock generators
are generated from a single crystal or reference clock.
Clock Generator A supports three different factory-programmed
default frequencies that can be selected from using only the FSEL
control pins. Alternatively any desired output frequency can be
programmed over the I
2
C serial port. The chosen output frequency is
then driven out the QA0 to QA3 outputs.
Clock Generator B supports a single factory-programmed default
frequency. It can also be programmed for any output frequency via
the serial port. The output frequency is driven out the QB0 to QB3
outputs.
Some examples of frequency configurations that can be achieved
are shown in Table 5A. Please consult IDT for programming software
that can be used to determine the required settings for any desired
configuration.
Excellent phase noise performance is achieved with IDT’s fourth
Generation FemtoClock
®
NG PLL technology, which delivers
sub-0.5ps RMS phase jitter in the integer divide mode.
Features
Fourth Generation FemtoClock
®
NG PLL technology
Eight outputs selectable as LVPECL or LVDS
Input selectable: fundamental mode crystal or clock reference
Supports fundamental mode crystals from 10MHz - 40MHz
CLK, nCLK input pair can accept the following differential input
levels: LVPECL, LVDS, HCSL
Input frequencies from 5MHz up to 800MHz
Two independent output frequencies can be generated
Output frequencies independent of each other and of input
Output frequencies from 15.234MHz - 645MHz, and
975MHz - 1290MHz, (See Table 5D for details)
RMS phase jitter at 125MHz (12kHz - 20MHz): 0.282ps (typical)
RMS phase jitter at 156.25MHz (12kHz - 20MHz):
0.278ps (typical)
Full 2.5V or 3.3V power supply
I
2
C programming interface
-40°C to 85°C ambient operating temperature
Lead-free (RoHS 6) packaging
V
CC
/ V
CCA
/ V
CCO
3.3V / 3.3V / 3.3V
3.3V / 3.3V / 2.5V (LVPECL only)
2.5V / 2.5V / 2.5V
Pin Assignment
V
CCO_B
nQB1
nQB0
nQB2
nQB3
QB0
V
EE_B
QB1
QB2
QB3
V
EE_B
30
29 28 27 26 25 24 23 22 21
31
20
32
33
34
35
36
37
38
39
40
1 2
nQA0
QA0
FSEL1
V
CC
V
EE
ADDR_SEL
FSEL0
nCLK
CLK
V
EE
SCLK
SDATA
V
EE
IDT8T49N524I
19
18
V
CCA
LOCK
V
EE
V
CC
CLK_SEL
V
EE_A
40 Lead VFQFN
17
6mm x 6mm x 0.925mm
16
4.65mm x 4.65mm EPad
15
NL Package
14
Top View
3
4
nQA1
QA1
13
12
11
8
QA3
XTAL_OUT
XTAL_IN
5 6
QA2
7
nQA2
9
10
nQA3
V
EE_A
IDT8T49N524NLGI REVISION A JANUARY 23, 2014
1
V
CCO_A
©2014 Integrated Device Technology, Inc.

8T49N524-005NLGI8相似产品对比

8T49N524-005NLGI8 8T49N524-007NLGI8 8T49N524-003NLGI8 8T49N524-001NLGI8 8T49N524-004NLGI
描述 Clock Generators & Support Products UFT Clock Generators & Support Products FemtoClock Universal Frequency Translator Clock Generators & Support Products Clock Generator with Fanout Buffer Clock Generators & Support Products Clock Generator with Fanout Buffer Clock Generators & Support Products Clock Generator with Fanout Buffer
Brand Name - - Integrated Device Technology Integrated Device Technology Integrated Device Technology
是否无铅 - - 不含铅 不含铅 不含铅
是否Rohs认证 - - 符合 符合 符合
厂商名称 - - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology)
零件包装代码 - - VFQFPN VFQFPN VFQFPN
包装说明 - - 6 X 6 MM, 0.925 MM HEIGHT, ROHS COMPLIANT, MO-220VJJC-3, MO-220VJJD-5, VFQFPN-40 HVQCCN, 6 X 6 MM, 0.925 MM HEIGHT, ROHS COMPLIANT, MO-220VJJC-3, MO-220VJJD-5, VFQFPN-40
针数 - - 40 40 40
制造商包装代码 - - NLG40P2 NLG40P2 NLG40P2
Reach Compliance Code - - compliant compliant compliant
ECCN代码 - - EAR99 EAR99 EAR99
其他特性 - - ALSO OPERATES TA 3.3 V SUPPLY; ALSO AVILABE IN 0.65 MM PITCH PACKAGE ALSO OPERATES TA 3.3 V SUPPLY; ALSO AVILABE IN 0.65 MM PITCH PACKAGE ALSO OPERATES TA 3.3 V SUPPLY; ALSO AVILABE IN 0.65 MM PITCH PACKAGE
JESD-30 代码 - - S-XQCC-N40 S-XQCC-N40 S-XQCC-N40
JESD-609代码 - - e3 e3 e3
长度 - - 6 mm 6 mm 6 mm
湿度敏感等级 - - 3 3 3
端子数量 - - 40 40 40
最高工作温度 - - 85 °C 85 °C 85 °C
最低工作温度 - - -40 °C -40 °C -40 °C
最大输出时钟频率 - - 1290 MHz 1290 MHz 1290 MHz
封装主体材料 - - UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 - - HVQCCN HVQCCN HVQCCN
封装形状 - - SQUARE SQUARE SQUARE
封装形式 - - CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) - - 260 260 260
主时钟/晶体标称频率 - - 40 MHz 40 MHz 40 MHz
座面最大高度 - - 1 mm 1 mm 1 mm
最大供电电压 - - 2.625 V 2.625 V 2.625 V
最小供电电压 - - 2.375 V 2.375 V 2.375 V
标称供电电压 - - 2.5 V 2.5 V 2.5 V
表面贴装 - - YES YES YES
技术 - - CMOS CMOS CMOS
温度等级 - - INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 - - MATTE TIN Matte Tin (Sn) MATTE TIN
端子形式 - - NO LEAD NO LEAD NO LEAD
端子节距 - - 0.5 mm 0.5 mm 0.5 mm
端子位置 - - QUAD QUAD QUAD
处于峰值回流温度下的最长时间 - - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 - - 6 mm 6 mm 6 mm
uPs/uCs/外围集成电路类型 - - CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER CLOCK GENERATOR, OTHER
Verilog的for循环的相关问题
在书上看到,“for循环更多的表示为根据循环次数来复制一个电路”。那么我现在有一个问题,for循环的次数是一个input型的参数(位宽已知,具体是多少是由输入决定的)。这样可以被综合吗? ...
平漂流 FPGA/CPLD
LCD转屏180°?
目前lcd能正常显示,但是因为和机构同仁沟通不善,导致现在屏幕和壳反过来了。 要从软件这边改的话,相当于输出画面要转180度。这个该怎么做? 我查过没有相关的寄存器可以改,硬件方面也没 ......
moto8088 嵌入式系统
二极管的类型选择问题
在单端反激开关电源中,与功率MOS管串接的RCD吸收电路中,二极管是属于哪种类型的? 查看了一个实物UF2007型号,手册说的是(超)高效整流二极管,这里用高效整流二极管,而不是普通整流二极 ......
shaorc 模拟电子
【原创】Segment CSTACK (size: 0x50 align: 0x1) is too long for segment definition
Error: Segment CSTACK (size: 0x50 align: 0x1) is too long for segment definition. At least 0x4 more bytes needed. The pro××em occurred while processing the segment placement co ......
gaowei821029 微控制器 MCU
第十七届Medtec中国展(上海)暨国际医疗器械设计与制造技术展览会邀您参加!
第十七届Medtec中国展(上海)暨国际医疗器械设计与制造技术展览会 将于2021年9月1-3日 上海世博展览馆2号馆和4号馆举办 528166 >>展位预定 >>参观预登 ......
eric_wang 医疗电子
pwm电机控制实验
pwm电机控制实验...
安_然 DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2117  69  1108  272  2282  47  1  32  49  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved